2 * linux/arch/arm/mm/proc-arm922.S: MMU functions for ARM922
4 * Copyright (C) 1999,2000 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd.
6 * Copyright (C) 2001 Altera Corporation
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 * These are the low level assembler for performing cache and TLB
24 * functions on the arm922.
26 * CONFIG_CPU_ARM922_CPU_IDLE -> nohlt
28 #include <linux/linkage.h>
29 #include <linux/config.h>
30 #include <linux/init.h>
31 #include <asm/assembler.h>
32 #include <asm/pgtable-hwdef.h>
33 #include <asm/pgtable.h>
34 #include <asm/procinfo.h>
36 #include <asm/ptrace.h>
37 #include "proc-macros.S"
40 * The size of one data cache line.
42 #define CACHE_DLINESIZE 32
45 * The number of data cache segments.
47 #define CACHE_DSEGMENTS 4
50 * The number of lines in a cache segment.
52 #define CACHE_DENTRIES 64
55 * This is the size at which it becomes more efficient to
56 * clean the whole cache, rather than using the individual
57 * cache line maintainence instructions. (I think this should
60 #define CACHE_DLIMIT 8192
65 * cpu_arm922_proc_init()
67 ENTRY(cpu_arm922_proc_init)
71 * cpu_arm922_proc_fin()
73 ENTRY(cpu_arm922_proc_fin)
75 mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
77 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
78 bl arm922_flush_kern_cache_all
80 bl v4wt_flush_kern_cache_all
82 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
83 bic r0, r0, #0x1000 @ ...i............
84 bic r0, r0, #0x000e @ ............wca.
85 mcr p15, 0, r0, c1, c0, 0 @ disable caches
89 * cpu_arm922_reset(loc)
91 * Perform a soft reset of the system. Put the CPU into the
92 * same state as it would be if it had been reset, and branch
93 * to what would be the reset vector.
95 * loc: location to jump to for soft reset
98 ENTRY(cpu_arm922_reset)
100 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
101 mcr p15, 0, ip, c7, c10, 4 @ drain WB
102 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
103 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
104 bic ip, ip, #0x000f @ ............wcam
105 bic ip, ip, #0x1100 @ ...i...s........
106 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
110 * cpu_arm922_do_idle()
113 ENTRY(cpu_arm922_do_idle)
114 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
118 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
121 * flush_user_cache_all()
123 * Clean and invalidate all cache entries in a particular
126 ENTRY(arm922_flush_user_cache_all)
130 * flush_kern_cache_all()
132 * Clean and invalidate the entire cache.
134 ENTRY(arm922_flush_kern_cache_all)
138 mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 8 segments
139 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
140 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
141 subs r3, r3, #1 << 26
142 bcs 2b @ entries 63 to 0
144 bcs 1b @ segments 7 to 0
146 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
147 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
151 * flush_user_cache_range(start, end, flags)
153 * Clean and invalidate a range of cache entries in the
154 * specified address range.
156 * - start - start address (inclusive)
157 * - end - end address (exclusive)
158 * - flags - vm_flags describing address space
160 ENTRY(arm922_flush_user_cache_range)
162 sub r3, r1, r0 @ calculate total size
163 cmp r3, #CACHE_DLIMIT
164 bhs __flush_whole_cache
166 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
168 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
169 add r0, r0, #CACHE_DLINESIZE
173 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
177 * coherent_kern_range(start, end)
179 * Ensure coherency between the Icache and the Dcache in the
180 * region described by start, end. If you have non-snooping
181 * Harvard caches, you need to implement this function.
183 * - start - virtual start address
184 * - end - virtual end address
186 ENTRY(arm922_coherent_kern_range)
190 * coherent_user_range(start, end)
192 * Ensure coherency between the Icache and the Dcache in the
193 * region described by start, end. If you have non-snooping
194 * Harvard caches, you need to implement this function.
196 * - start - virtual start address
197 * - end - virtual end address
199 ENTRY(arm922_coherent_user_range)
200 bic r0, r0, #CACHE_DLINESIZE - 1
201 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
202 mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
203 add r0, r0, #CACHE_DLINESIZE
206 mcr p15, 0, r0, c7, c10, 4 @ drain WB
210 * flush_kern_dcache_page(void *page)
212 * Ensure no D cache aliasing occurs, either with itself or
215 * - addr - page aligned address
217 ENTRY(arm922_flush_kern_dcache_page)
219 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
220 add r0, r0, #CACHE_DLINESIZE
224 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
225 mcr p15, 0, r0, c7, c10, 4 @ drain WB
229 * dma_inv_range(start, end)
231 * Invalidate (discard) the specified virtual address range.
232 * May not write back any entries. If 'start' or 'end'
233 * are not cache line aligned, those lines must be written
236 * - start - virtual start address
237 * - end - virtual end address
241 ENTRY(arm922_dma_inv_range)
242 tst r0, #CACHE_DLINESIZE - 1
243 bic r0, r0, #CACHE_DLINESIZE - 1
244 mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
245 tst r1, #CACHE_DLINESIZE - 1
246 mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
247 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
248 add r0, r0, #CACHE_DLINESIZE
251 mcr p15, 0, r0, c7, c10, 4 @ drain WB
255 * dma_clean_range(start, end)
257 * Clean the specified virtual address range.
259 * - start - virtual start address
260 * - end - virtual end address
264 ENTRY(arm922_dma_clean_range)
265 bic r0, r0, #CACHE_DLINESIZE - 1
266 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
267 add r0, r0, #CACHE_DLINESIZE
270 mcr p15, 0, r0, c7, c10, 4 @ drain WB
274 * dma_flush_range(start, end)
276 * Clean and invalidate the specified virtual address range.
278 * - start - virtual start address
279 * - end - virtual end address
281 ENTRY(arm922_dma_flush_range)
282 bic r0, r0, #CACHE_DLINESIZE - 1
283 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
284 add r0, r0, #CACHE_DLINESIZE
287 mcr p15, 0, r0, c7, c10, 4 @ drain WB
290 ENTRY(arm922_cache_fns)
291 .long arm922_flush_kern_cache_all
292 .long arm922_flush_user_cache_all
293 .long arm922_flush_user_cache_range
294 .long arm922_coherent_kern_range
295 .long arm922_coherent_user_range
296 .long arm922_flush_kern_dcache_page
297 .long arm922_dma_inv_range
298 .long arm922_dma_clean_range
299 .long arm922_dma_flush_range
304 ENTRY(cpu_arm922_dcache_clean_area)
305 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
306 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
307 add r0, r0, #CACHE_DLINESIZE
308 subs r1, r1, #CACHE_DLINESIZE
313 /* =============================== PageTable ============================== */
316 * cpu_arm922_switch_mm(pgd)
318 * Set the translation base pointer to be as described by pgd.
320 * pgd: new page tables
323 ENTRY(cpu_arm922_switch_mm)
325 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
326 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
328 @ && 'Clean & Invalidate whole DCache'
329 @ && Re-written to use Index Ops.
330 @ && Uses registers r1, r3 and ip
332 mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 4 segments
333 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
334 2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
335 subs r3, r3, #1 << 26
336 bcs 2b @ entries 63 to 0
338 bcs 1b @ segments 7 to 0
340 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
341 mcr p15, 0, ip, c7, c10, 4 @ drain WB
342 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
343 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
347 * cpu_arm922_set_pte(ptep, pte)
349 * Set a PTE and flush it out
352 ENTRY(cpu_arm922_set_pte)
353 str r1, [r0], #-2048 @ linux version
355 eor r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY
357 bic r2, r1, #PTE_SMALL_AP_MASK
358 bic r2, r2, #PTE_TYPE_MASK
359 orr r2, r2, #PTE_TYPE_SMALL
361 tst r1, #L_PTE_USER @ User?
362 orrne r2, r2, #PTE_SMALL_AP_URO_SRW
364 tst r1, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty?
365 orreq r2, r2, #PTE_SMALL_AP_UNO_SRW
367 tst r1, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young?
370 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
371 eor r3, r2, #0x0a @ C & small page?
375 str r2, [r0] @ hardware version
377 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
378 mcr p15, 0, r0, c7, c10, 4 @ drain WB
383 .type __arm922_setup, #function
386 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
387 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
388 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
389 mrc p15, 0, r0, c1, c0 @ get control register v4
390 ldr r5, arm922_cr1_clear
392 ldr r5, arm922_cr1_set
395 .size __arm922_setup, . - __arm922_setup
399 * .RVI ZFRS BLDP WCAM
400 * ..11 0001 ..11 0101
403 .type arm922_cr1_clear, #object
404 .type arm922_cr1_set, #object
413 * Purpose : Function pointers used to access above functions - all calls
416 .type arm922_processor_functions, #object
417 arm922_processor_functions:
418 .word v4t_early_abort
419 .word cpu_arm922_proc_init
420 .word cpu_arm922_proc_fin
421 .word cpu_arm922_reset
422 .word cpu_arm922_do_idle
423 .word cpu_arm922_dcache_clean_area
424 .word cpu_arm922_switch_mm
425 .word cpu_arm922_set_pte
426 .size arm922_processor_functions, . - arm922_processor_functions
430 .type cpu_arch_name, #object
433 .size cpu_arch_name, . - cpu_arch_name
435 .type cpu_elf_name, #object
438 .size cpu_elf_name, . - cpu_elf_name
440 .type cpu_arm922_name, #object
443 #ifndef CONFIG_CPU_ICACHE_DISABLE
446 #ifndef CONFIG_CPU_DCACHE_DISABLE
448 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
455 .size cpu_arm922_name, . - cpu_arm922_name
459 .section ".proc.info.init", #alloc, #execinstr
461 .type __arm922_proc_info,#object
465 .long PMD_TYPE_SECT | \
466 PMD_SECT_BUFFERABLE | \
467 PMD_SECT_CACHEABLE | \
469 PMD_SECT_AP_WRITE | \
474 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
475 .long cpu_arm922_name
476 .long arm922_processor_functions
479 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
480 .long arm922_cache_fns
484 .size __arm922_proc_info, . - __arm922_proc_info