2 * linux/arch/arm/mach-pxa/lpd270.c
4 * Support for the LogicPD PXA270 Card Engine.
5 * Derived from the mainstone code, which carries these notices:
7 * Author: Nicolas Pitre
8 * Created: Nov 05, 2002
9 * Copyright: MontaVista Software Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #include <linux/init.h>
17 #include <linux/platform_device.h>
18 #include <linux/sysdev.h>
19 #include <linux/interrupt.h>
20 #include <linux/sched.h>
21 #include <linux/bitops.h>
23 #include <linux/ioport.h>
24 #include <linux/mtd/mtd.h>
25 #include <linux/mtd/partitions.h>
27 #include <asm/types.h>
28 #include <asm/setup.h>
29 #include <asm/memory.h>
30 #include <asm/mach-types.h>
31 #include <asm/hardware.h>
33 #include <asm/sizes.h>
35 #include <asm/mach/arch.h>
36 #include <asm/mach/map.h>
37 #include <asm/mach/irq.h>
38 #include <asm/mach/flash.h>
40 #include <asm/arch/pxa-regs.h>
41 #include <asm/arch/lpd270.h>
42 #include <asm/arch/audio.h>
43 #include <asm/arch/pxafb.h>
44 #include <asm/arch/mmc.h>
45 #include <asm/arch/irda.h>
46 #include <asm/arch/ohci.h>
51 static unsigned int lpd270_irq_enabled;
53 static void lpd270_mask_irq(unsigned int irq)
55 int lpd270_irq = irq - LPD270_IRQ(0);
57 __raw_writew(~(1 << lpd270_irq), LPD270_INT_STATUS);
59 lpd270_irq_enabled &= ~(1 << lpd270_irq);
60 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
63 static void lpd270_unmask_irq(unsigned int irq)
65 int lpd270_irq = irq - LPD270_IRQ(0);
67 lpd270_irq_enabled |= 1 << lpd270_irq;
68 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
71 static struct irq_chip lpd270_irq_chip = {
73 .ack = lpd270_mask_irq,
74 .mask = lpd270_mask_irq,
75 .unmask = lpd270_unmask_irq,
78 static void lpd270_irq_handler(unsigned int irq, struct irqdesc *desc,
81 unsigned long pending;
83 pending = __raw_readw(LPD270_INT_STATUS) & lpd270_irq_enabled;
85 GEDR(0) = GPIO_bit(0); /* clear useless edge notification */
86 if (likely(pending)) {
87 irq = LPD270_IRQ(0) + __ffs(pending);
88 desc = irq_desc + irq;
89 desc_handle_irq(irq, desc, regs);
91 pending = __raw_readw(LPD270_INT_STATUS) &
97 static void __init lpd270_init_irq(void)
103 __raw_writew(0, LPD270_INT_MASK);
104 __raw_writew(0, LPD270_INT_STATUS);
106 /* setup extra LogicPD PXA270 irqs */
107 for (irq = LPD270_IRQ(2); irq <= LPD270_IRQ(4); irq++) {
108 set_irq_chip(irq, &lpd270_irq_chip);
109 set_irq_handler(irq, do_level_IRQ);
110 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
112 set_irq_chained_handler(IRQ_GPIO(0), lpd270_irq_handler);
113 set_irq_type(IRQ_GPIO(0), IRQT_FALLING);
118 static int lpd270_irq_resume(struct sys_device *dev)
120 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
124 static struct sysdev_class lpd270_irq_sysclass = {
125 set_kset_name("cpld_irq"),
126 .resume = lpd270_irq_resume,
129 static struct sys_device lpd270_irq_device = {
130 .cls = &lpd270_irq_sysclass,
133 static int __init lpd270_irq_device_init(void)
135 int ret = sysdev_class_register(&lpd270_irq_sysclass);
137 ret = sysdev_register(&lpd270_irq_device);
141 device_initcall(lpd270_irq_device_init);
145 static struct resource smc91x_resources[] = {
147 .start = LPD270_ETH_PHYS,
148 .end = (LPD270_ETH_PHYS + 0xfffff),
149 .flags = IORESOURCE_MEM,
152 .start = LPD270_ETHERNET_IRQ,
153 .end = LPD270_ETHERNET_IRQ,
154 .flags = IORESOURCE_IRQ,
158 static struct platform_device smc91x_device = {
161 .num_resources = ARRAY_SIZE(smc91x_resources),
162 .resource = smc91x_resources,
165 static struct platform_device lpd270_audio_device = {
166 .name = "pxa2xx-ac97",
170 static struct resource lpd270_flash_resources[] = {
172 .start = PXA_CS0_PHYS,
173 .end = PXA_CS0_PHYS + SZ_64M - 1,
174 .flags = IORESOURCE_MEM,
177 .start = PXA_CS1_PHYS,
178 .end = PXA_CS1_PHYS + SZ_64M - 1,
179 .flags = IORESOURCE_MEM,
183 static struct mtd_partition lpd270_flash0_partitions[] = {
185 .name = "Bootloader",
188 .mask_flags = MTD_WRITEABLE /* force read-only */
192 .offset = 0x00040000,
194 .name = "Filesystem",
195 .size = MTDPART_SIZ_FULL,
200 static struct flash_platform_data lpd270_flash_data[2] = {
202 .name = "processor-flash",
203 .map_name = "cfi_probe",
204 .parts = lpd270_flash0_partitions,
205 .nr_parts = ARRAY_SIZE(lpd270_flash0_partitions),
207 .name = "mainboard-flash",
208 .map_name = "cfi_probe",
214 static struct platform_device lpd270_flash_device[2] = {
216 .name = "pxa2xx-flash",
219 .platform_data = &lpd270_flash_data[0],
221 .resource = &lpd270_flash_resources[0],
224 .name = "pxa2xx-flash",
227 .platform_data = &lpd270_flash_data[1],
229 .resource = &lpd270_flash_resources[1],
234 static void lpd270_backlight_power(int on)
237 pxa_gpio_mode(GPIO16_PWM0_MD);
238 pxa_set_cken(CKEN0_PWM0, 1);
246 pxa_set_cken(CKEN0_PWM0, 0);
250 /* 5.7" TFT QVGA (LoLo display number 1) */
251 static struct pxafb_mach_info sharp_lq057q3dc02 __initdata = {
258 .right_margin = 0x0a,
260 .upper_margin = 0x08,
261 .lower_margin = 0x14,
262 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
265 .pxafb_backlight_power = lpd270_backlight_power,
268 /* 12.1" TFT SVGA (LoLo display number 2) */
269 static struct pxafb_mach_info sharp_lq121s1dg31 __initdata = {
276 .right_margin = 0x05,
278 .upper_margin = 0x14,
279 .lower_margin = 0x0a,
280 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
283 .pxafb_backlight_power = lpd270_backlight_power,
286 /* 3.6" TFT QVGA (LoLo display number 3) */
287 static struct pxafb_mach_info sharp_lq036q1da01 __initdata = {
294 .right_margin = 0x0a,
296 .upper_margin = 0x03,
297 .lower_margin = 0x03,
298 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
301 .pxafb_backlight_power = lpd270_backlight_power,
304 /* 6.4" TFT VGA (LoLo display number 5) */
305 static struct pxafb_mach_info sharp_lq64d343 __initdata = {
312 .right_margin = 0x19,
314 .upper_margin = 0x22,
315 .lower_margin = 0x00,
316 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
319 .pxafb_backlight_power = lpd270_backlight_power,
322 /* 10.4" TFT VGA (LoLo display number 7) */
323 static struct pxafb_mach_info sharp_lq10d368 __initdata = {
330 .right_margin = 0x19,
332 .upper_margin = 0x22,
333 .lower_margin = 0x00,
334 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
337 .pxafb_backlight_power = lpd270_backlight_power,
340 /* 3.5" TFT QVGA (LoLo display number 8) */
341 static struct pxafb_mach_info sharp_lq035q7db02_20 __initdata = {
348 .right_margin = 0x0a,
350 .upper_margin = 0x05,
351 .lower_margin = 0x14,
352 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
355 .pxafb_backlight_power = lpd270_backlight_power,
358 static struct pxafb_mach_info *lpd270_lcd_to_use;
360 static int __init lpd270_set_lcd(char *str)
362 if (!strnicmp(str, "lq057q3dc02", 11)) {
363 lpd270_lcd_to_use = &sharp_lq057q3dc02;
364 } else if (!strnicmp(str, "lq121s1dg31", 11)) {
365 lpd270_lcd_to_use = &sharp_lq121s1dg31;
366 } else if (!strnicmp(str, "lq036q1da01", 11)) {
367 lpd270_lcd_to_use = &sharp_lq036q1da01;
368 } else if (!strnicmp(str, "lq64d343", 8)) {
369 lpd270_lcd_to_use = &sharp_lq64d343;
370 } else if (!strnicmp(str, "lq10d368", 8)) {
371 lpd270_lcd_to_use = &sharp_lq10d368;
372 } else if (!strnicmp(str, "lq035q7db02-20", 14)) {
373 lpd270_lcd_to_use = &sharp_lq035q7db02_20;
375 printk(KERN_INFO "lpd270: unknown lcd panel [%s]\n", str);
381 __setup("lcd=", lpd270_set_lcd);
383 static struct platform_device *platform_devices[] __initdata = {
385 &lpd270_audio_device,
386 &lpd270_flash_device[0],
387 &lpd270_flash_device[1],
390 static int lpd270_ohci_init(struct device *dev)
392 /* setup Port1 GPIO pin. */
393 pxa_gpio_mode(88 | GPIO_ALT_FN_1_IN); /* USBHPWR1 */
394 pxa_gpio_mode(89 | GPIO_ALT_FN_2_OUT); /* USBHPEN1 */
396 /* Set the Power Control Polarity Low and Power Sense
397 Polarity Low to active low. */
398 UHCHR = (UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
399 ~(UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSEP3 | UHCHR_SSE);
404 static struct pxaohci_platform_data lpd270_ohci_platform_data = {
405 .port_mode = PMM_PERPORT_MODE,
406 .init = lpd270_ohci_init,
409 static void __init lpd270_init(void)
411 lpd270_flash_data[0].width = (BOOT_DEF & 1) ? 2 : 4;
412 lpd270_flash_data[1].width = 4;
415 * System bus arbiter setting:
417 * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
419 ARB_CNTRL = ARB_CORE_PARK | 0x234;
422 * On LogicPD PXA270, we route AC97_SYSCLK via GPIO45.
424 pxa_gpio_mode(GPIO45_SYSCLK_AC97_MD);
426 platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
428 if (lpd270_lcd_to_use != NULL)
429 set_pxa_fb_info(lpd270_lcd_to_use);
431 pxa_set_ohci_info(&lpd270_ohci_platform_data);
435 static struct map_desc lpd270_io_desc[] __initdata = {
437 .virtual = LPD270_CPLD_VIRT,
438 .pfn = __phys_to_pfn(LPD270_CPLD_PHYS),
439 .length = LPD270_CPLD_SIZE,
444 static void __init lpd270_map_io(void)
447 iotable_init(lpd270_io_desc, ARRAY_SIZE(lpd270_io_desc));
449 /* initialize sleep mode regs (wake-up sources, etc) */
458 /* for use I SRAM as framebuffer. */
463 MACHINE_START(LOGICPD_PXA270, "LogicPD PXA270 Card Engine")
464 /* Maintainer: Peter Barada */
465 .phys_io = 0x40000000,
466 .io_pg_offst = (io_p2v(0x40000000) >> 18) & 0xfffc,
467 .boot_params = 0xa0000100,
468 .map_io = lpd270_map_io,
469 .init_irq = lpd270_init_irq,
471 .init_machine = lpd270_init,