2 * MPC8323E EMDS Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
11 * To enable external serial I/O on a Freescale MPC 8323 SYS/MDS board, do
14 * 1) On chip U61, lift (disconnect) pins 21 (TXD) and 22 (RXD) from the board.
15 * 2) Solder a wire from U61-21 to P19A-23. P19 is a grid of pins on the board
16 * next to the serial ports.
17 * 3) Solder a wire from U61-22 to P19K-22.
19 * Note that there's a typo in the schematic. The board labels the last column
20 * of pins "P19K", but in the schematic, that column is called "P19J". So if
21 * you're going by the schematic, the pin is called "P19J-K22".
25 model = "MPC8323EMDS";
26 compatible = "MPC8323EMDS", "MPC832xMDS", "MPC83xxMDS";
45 d-cache-line-size = <20>; // 32 bytes
46 i-cache-line-size = <20>; // 32 bytes
47 d-cache-size = <4000>; // L1, 16K
48 i-cache-size = <4000>; // L1, 16K
49 timebase-frequency = <0>;
51 clock-frequency = <0>;
56 device_type = "memory";
57 reg = <00000000 08000000>;
61 device_type = "board-control";
62 reg = <f8000000 8000>;
69 ranges = <0 e0000000 00100000>;
70 reg = <e0000000 00000200>;
71 bus-frequency = <7DE2900>;
74 device_type = "watchdog";
75 compatible = "mpc83xx_wdt";
83 compatible = "fsl-i2c";
86 interrupt-parent = < &ipic >;
90 compatible = "dallas,ds1374";
95 serial0: serial@4500 {
97 device_type = "serial";
98 compatible = "ns16550";
100 clock-frequency = <0>;
102 interrupt-parent = < &ipic >;
105 serial1: serial@4600 {
107 device_type = "serial";
108 compatible = "ns16550";
110 clock-frequency = <0>;
112 interrupt-parent = < &ipic >;
116 device_type = "crypto";
118 compatible = "talitos";
121 interrupt-parent = < &ipic >;
124 channel-fifo-len = <18>;
125 exec-units-mask = <0000004c>;
126 descriptor-types-mask = <0122003f>;
130 interrupt-controller;
131 #address-cells = <0>;
132 #interrupt-cells = <2>;
134 device_type = "ipic";
139 device_type = "par_io";
144 /* port pin dir open_drain assignment has_irq */
145 3 4 3 0 2 0 /* MDIO */
146 3 5 1 0 2 0 /* MDC */
147 0 d 2 0 1 0 /* RX_CLK (CLK9) */
148 3 18 2 0 1 0 /* TX_CLK (CLK10) */
149 1 0 1 0 1 0 /* TxD0 */
150 1 1 1 0 1 0 /* TxD1 */
151 1 2 1 0 1 0 /* TxD2 */
152 1 3 1 0 1 0 /* TxD3 */
153 1 4 2 0 1 0 /* RxD0 */
154 1 5 2 0 1 0 /* RxD1 */
155 1 6 2 0 1 0 /* RxD2 */
156 1 7 2 0 1 0 /* RxD3 */
157 1 8 2 0 1 0 /* RX_ER */
158 1 9 1 0 1 0 /* TX_ER */
159 1 a 2 0 1 0 /* RX_DV */
160 1 b 2 0 1 0 /* COL */
161 1 c 1 0 1 0 /* TX_EN */
162 1 d 2 0 1 0>;/* CRS */
166 /* port pin dir open_drain assignment has_irq */
167 3 1f 2 0 1 0 /* RX_CLK (CLK7) */
168 3 6 2 0 1 0 /* TX_CLK (CLK8) */
169 1 12 1 0 1 0 /* TxD0 */
170 1 13 1 0 1 0 /* TxD1 */
171 1 14 1 0 1 0 /* TxD2 */
172 1 15 1 0 1 0 /* TxD3 */
173 1 16 2 0 1 0 /* RxD0 */
174 1 17 2 0 1 0 /* RxD1 */
175 1 18 2 0 1 0 /* RxD2 */
176 1 19 2 0 1 0 /* RxD3 */
177 1 1a 2 0 1 0 /* RX_ER */
178 1 1b 1 0 1 0 /* TX_ER */
179 1 1c 2 0 1 0 /* RX_DV */
180 1 1d 2 0 1 0 /* COL */
181 1 1e 1 0 1 0 /* TX_EN */
182 1 1f 2 0 1 0>;/* CRS */
188 * port pin dir drain sel irq
190 2 0 1 0 2 0 /* TxD5 */
191 2 8 2 0 2 0 /* RxD5 */
193 2 1d 2 0 0 0 /* CTS5 */
194 2 1f 1 0 2 0 /* RTS5 */
196 2 18 2 0 0 0 /* CD */
205 #address-cells = <1>;
208 compatible = "fsl,qe";
209 ranges = <0 e0100000 00100000>;
210 reg = <e0100000 480>;
212 bus-frequency = <BCD3D80>;
215 #address-cells = <1>;
217 compatible = "fsl,qe-muram", "fsl,cpm-muram";
218 ranges = <0 00010000 00004000>;
221 compatible = "fsl,qe-muram-data",
222 "fsl,cpm-muram-data";
229 compatible = "fsl,spi";
232 interrupt-parent = < &qeic >;
238 compatible = "fsl,spi";
241 interrupt-parent = < &qeic >;
246 compatible = "qe_udc";
247 reg = <6c0 40 8B00 100>;
249 interrupt-parent = < &qeic >;
254 device_type = "network";
255 compatible = "ucc_geth";
261 interrupt-parent = < &qeic >;
262 local-mac-address = [ 00 00 00 00 00 00 ];
263 rx-clock-name = "clk9";
264 tx-clock-name = "clk10";
265 phy-handle = < &phy3 >;
266 pio-handle = < &pio3 >;
270 device_type = "network";
271 compatible = "ucc_geth";
277 interrupt-parent = < &qeic >;
278 local-mac-address = [ 00 00 00 00 00 00 ];
279 rx-clock-name = "clk7";
280 tx-clock-name = "clk8";
281 phy-handle = < &phy4 >;
282 pio-handle = < &pio4 >;
286 device_type = "serial";
287 compatible = "ucc_uart";
289 device-id = <5>; /* The UCC number, 1-7*/
290 port-number = <0>; /* Which ttyQEx device */
291 soft-uart; /* We need Soft-UART */
293 interrupts = <28>; /* From Table 18-12 */
294 interrupt-parent = < &qeic >;
296 * For Soft-UART, we need to set TX to 1X, which
297 * means specifying separate clock sources.
299 rx-clock-name = "brg5";
300 tx-clock-name = "brg6";
301 pio-handle = < &pio5 >;
306 #address-cells = <1>;
309 compatible = "fsl,ucc-mdio";
311 phy3: ethernet-phy@03 {
312 interrupt-parent = < &ipic >;
315 device_type = "ethernet-phy";
317 phy4: ethernet-phy@04 {
318 interrupt-parent = < &ipic >;
321 device_type = "ethernet-phy";
325 qeic: interrupt-controller@80 {
326 interrupt-controller;
327 compatible = "fsl,qe-ic";
328 #address-cells = <0>;
329 #interrupt-cells = <1>;
332 interrupts = <20 8 21 8>; //high:32 low:33
333 interrupt-parent = < &ipic >;
339 interrupt-map-mask = <f800 0 0 7>;
341 /* IDSEL 0x11 AD17 */
342 8800 0 0 1 &ipic 14 8
343 8800 0 0 2 &ipic 15 8
344 8800 0 0 3 &ipic 16 8
345 8800 0 0 4 &ipic 17 8
347 /* IDSEL 0x12 AD18 */
348 9000 0 0 1 &ipic 16 8
349 9000 0 0 2 &ipic 17 8
350 9000 0 0 3 &ipic 14 8
351 9000 0 0 4 &ipic 15 8
353 /* IDSEL 0x13 AD19 */
354 9800 0 0 1 &ipic 17 8
355 9800 0 0 2 &ipic 14 8
356 9800 0 0 3 &ipic 15 8
357 9800 0 0 4 &ipic 16 8
360 a800 0 0 1 &ipic 14 8
361 a800 0 0 2 &ipic 15 8
362 a800 0 0 3 &ipic 16 8
363 a800 0 0 4 &ipic 17 8
366 b000 0 0 1 &ipic 17 8
367 b000 0 0 2 &ipic 14 8
368 b000 0 0 3 &ipic 15 8
369 b000 0 0 4 &ipic 16 8
372 b800 0 0 1 &ipic 16 8
373 b800 0 0 2 &ipic 17 8
374 b800 0 0 3 &ipic 14 8
375 b800 0 0 4 &ipic 15 8
378 c000 0 0 1 &ipic 15 8
379 c000 0 0 2 &ipic 16 8
380 c000 0 0 3 &ipic 17 8
381 c000 0 0 4 &ipic 14 8>;
382 interrupt-parent = < &ipic >;
385 ranges = <02000000 0 90000000 90000000 0 10000000
386 42000000 0 80000000 80000000 0 10000000
387 01000000 0 00000000 d0000000 0 00100000>;
388 clock-frequency = <0>;
389 #interrupt-cells = <1>;
391 #address-cells = <3>;
392 reg = <e0008500 100>;
393 compatible = "fsl,mpc8349-pci";