2 * arch/ppc64/mm/slb_low.S
4 * Low-level SLB routines
6 * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
8 * Based on earlier C version:
9 * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
10 * Copyright (c) 2001 Dave Engebretsen
11 * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
19 #include <linux/config.h>
20 #include <asm/processor.h>
21 #include <asm/ppc_asm.h>
22 #include <asm/asm-offsets.h>
23 #include <asm/cputable.h>
26 #include <asm/pgtable.h>
28 /* void slb_allocate_realmode(unsigned long ea);
30 * Create an SLB entry for the given EA (user or kernel).
31 * r3 = faulting address, r13 = PACA
32 * r9, r10, r11 are clobbered by this function
33 * No other registers are examined or changed.
35 _GLOBAL(slb_allocate_realmode)
36 /* r3 = faulting address */
38 srdi r9,r3,60 /* get region */
39 srdi r10,r3,28 /* get esid */
40 cmpldi cr7,r9,0xc /* cmp PAGE_OFFSET for later use */
42 /* r3 = address, r10 = esid, cr7 = <> PAGE_OFFSET */
43 blt cr7,0f /* user or kernel? */
45 /* kernel address: proto-VSID = ESID */
46 /* WARNING - MAGIC: we don't use the VSID 0xfffffffff, but
47 * this code will generate the protoVSID 0xfffffffff for the
48 * top segment. That's ok, the scramble below will translate
49 * it to VSID 0, which is reserved as a bad VSID - one which
50 * will never have any pages in it. */
52 /* Check if hitting the linear mapping of the vmalloc/ioremap
57 /* Linear mapping encoding bits, the "li" instruction below will
58 * be patched by the kernel at boot
60 _GLOBAL(slb_miss_kernel_load_linear)
64 1: /* vmalloc/ioremap mapping encoding bits, the "li" instruction below
65 * will be patched by the kernel at boot
67 _GLOBAL(slb_miss_kernel_load_virtual)
72 0: /* user address: proto-VSID = context << 15 | ESID. First check
73 * if the address is within the boundaries of the user region
75 srdi. r9,r10,USER_ESID_BITS
76 bne- 8f /* invalid ea bits set */
78 /* Figure out if the segment contains huge pages */
79 #ifdef CONFIG_HUGETLB_PAGE
82 END_FTR_SECTION_IFCLR(CPU_FTR_16M_PAGE)
85 lhz r9,PACALOWHTLBAREAS(r13)
89 lhz r9,PACAHIGHHTLBAREAS(r13)
90 srdi r11,r10,(HTLB_AREA_SHIFT-SID_SHIFT)
95 _GLOBAL(slb_miss_user_load_huge)
99 #endif /* CONFIG_HUGETLB_PAGE */
101 _GLOBAL(slb_miss_user_load_normal)
105 ld r9,PACACONTEXTID(r13)
106 rldimi r10,r9,USER_ESID_BITS,0
110 li r10,0 /* BAD_VSID */
111 li r11,SLB_VSID_USER /* flags don't much matter */
116 /* void slb_allocate_user(unsigned long ea);
118 * Create an SLB entry for the given EA (user or kernel).
119 * r3 = faulting address, r13 = PACA
120 * r9, r10, r11 are clobbered by this function
121 * No other registers are examined or changed.
123 * It is called with translation enabled in order to be able to walk the
124 * page tables. This is not currently used.
126 _GLOBAL(slb_allocate_user)
127 /* r3 = faulting address */
128 srdi r10,r3,28 /* get esid */
130 crset 4*cr7+lt /* set "user" flag for later */
132 /* check if we fit in the range covered by the pagetables*/
133 srdi. r9,r3,PGTABLE_EADDR_SIZE
134 crnot 4*cr0+eq,4*cr0+eq
137 /* now we need to get to the page tables in order to get the page
138 * size encoding from the PMD. In the future, we'll be able to deal
139 * with 1T segments too by getting the encoding from the PGD instead
144 rlwinm r11,r10,8,25,28
145 ldx r9,r9,r11 /* get pgd_t */
148 rlwinm r11,r10,3,17,28
149 ldx r9,r9,r11 /* get pmd_t */
153 /* build vsid flags */
154 andi. r11,r9,SLB_VSID_LLP
155 ori r11,r11,SLB_VSID_USER
157 /* get context to calculate proto-VSID */
158 ld r9,PACACONTEXTID(r13)
159 rldimi r10,r9,USER_ESID_BITS,0
161 /* fall through slb_finish_load */
163 #endif /* __DISABLED__ */
167 * Finish loading of an SLB entry and return
169 * r3 = EA, r10 = proto-VSID, r11 = flags, clobbers r9, cr7 = <> PAGE_OFFSET
172 ASM_VSID_SCRAMBLE(r10,r9)
173 rldimi r11,r10,SLB_VSID_SHIFT,16 /* combine VSID and flags */
175 /* r3 = EA, r11 = VSID data */
177 * Find a slot, round robin. Previously we tried to find a
178 * free slot first but that took too long. Unfortunately we
179 * dont have any LRU information to help us choose a slot.
181 #ifdef CONFIG_PPC_ISERIES
183 * On iSeries, the "bolted" stack segment can be cast out on
184 * shared processor switch so we need to check for a miss on
185 * it and restore it to the right slot.
190 li r10,SLB_NUM_BOLTED-1 /* Stack goes in last bolted slot */
193 #endif /* CONFIG_PPC_ISERIES */
195 ld r10,PACASTABRR(r13)
197 /* use a cpu feature mask if we ever change our slb size */
198 cmpldi r10,SLB_NUM_ENTRIES
201 li r10,SLB_NUM_BOLTED
204 std r10,PACASTABRR(r13)
207 rldimi r3,r10,0,36 /* r3= EA[0:35] | entry */
208 oris r10,r3,SLB_ESID_V@h /* r3 |= SLB_ESID_V */
210 /* r3 = ESID data, r11 = VSID data */
213 * No need for an isync before or after this slbmte. The exception
214 * we enter with and the rfid we exit with are context synchronizing.
218 /* we're done for kernel addresses */
219 crclr 4*cr0+eq /* set result to "success" */
222 /* Update the slb cache */
223 lhz r3,PACASLBCACHEPTR(r13) /* offset = paca->slb_cache_ptr */
224 cmpldi r3,SLB_CACHE_ENTRIES
227 /* still room in the slb cache */
228 sldi r11,r3,1 /* r11 = offset * sizeof(u16) */
229 rldicl r10,r10,36,28 /* get low 16 bits of the ESID */
230 add r11,r11,r13 /* r11 = (u16 *)paca + offset */
231 sth r10,PACASLBCACHE(r11) /* paca->slb_cache[offset] = esid */
232 addi r3,r3,1 /* offset++ */
234 1: /* offset >= SLB_CACHE_ENTRIES */
235 li r3,SLB_CACHE_ENTRIES+1
237 sth r3,PACASLBCACHEPTR(r13) /* paca->slb_cache_ptr = offset */
238 crclr 4*cr0+eq /* set result to "success" */