2 * Telecom Clock driver for Intel NetStructure(tm) MPCBL0010
4 * Copyright (C) 2005 Kontron Canada
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or (at
11 * your option) any later version.
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
16 * NON INFRINGEMENT. See the GNU General Public License for more
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 * Send feedback to <sebastien.bouchard@ca.kontron.com> and the current
24 * Maintainer <mark.gross@intel.com>
26 * Description : This is the TELECOM CLOCK module driver for the ATCA
27 * MPCBL0010 ATCA computer.
30 #include <linux/module.h>
31 #include <linux/init.h>
32 #include <linux/kernel.h> /* printk() */
33 #include <linux/fs.h> /* everything... */
34 #include <linux/errno.h> /* error codes */
35 #include <linux/slab.h>
36 #include <linux/ioport.h>
37 #include <linux/interrupt.h>
38 #include <linux/spinlock.h>
39 #include <linux/timer.h>
40 #include <linux/sysfs.h>
41 #include <linux/device.h>
42 #include <linux/miscdevice.h>
43 #include <linux/platform_device.h>
44 #include <asm/io.h> /* inb/outb */
45 #include <asm/uaccess.h>
47 MODULE_AUTHOR("Sebastien Bouchard <sebastien.bouchard@ca.kontron.com>");
48 MODULE_LICENSE("GPL");
50 /*Hardware Reset of the PLL */
52 #define RESET_OFF 0x01
55 #define NORMAL_MODE 0x00
56 #define HOLDOVER_MODE 0x10
57 #define FREERUN_MODE 0x20
60 #define FILTER_6HZ 0x04
61 #define FILTER_12HZ 0x00
63 /* SELECT REFERENCE FREQUENCY */
64 #define REF_CLK1_8kHz 0x00
65 #define REF_CLK2_19_44MHz 0x02
67 /* Select primary or secondary redundant clock */
68 #define PRIMARY_CLOCK 0x00
69 #define SECONDARY_CLOCK 0x01
71 /* CLOCK TRANSMISSION DEFINE */
73 #define CLK_16_384MHz 0xfb
75 #define CLK_1_544MHz 0x00
76 #define CLK_2_048MHz 0x01
77 #define CLK_4_096MHz 0x02
78 #define CLK_6_312MHz 0x03
79 #define CLK_8_192MHz 0x04
80 #define CLK_19_440MHz 0x06
82 #define CLK_8_592MHz 0x08
83 #define CLK_11_184MHz 0x09
84 #define CLK_34_368MHz 0x0b
85 #define CLK_44_736MHz 0x0a
87 /* RECEIVED REFERENCE */
91 /* HARDWARE SWITCHING DEFINE */
92 #define HW_ENABLE 0x80
93 #define HW_DISABLE 0x00
95 /* HARDWARE SWITCHING MODE DEFINE */
96 #define PLL_HOLDOVER 0x40
97 #define LOST_CLOCK 0x00
100 #define UNLOCK_MASK 0x10
101 #define HOLDOVER_MASK 0x20
102 #define SEC_LOST_MASK 0x40
103 #define PRI_LOST_MASK 0x80
105 /* INTERRUPT CAUSE DEFINE */
107 #define PRI_LOS_01_MASK 0x01
108 #define PRI_LOS_10_MASK 0x02
110 #define SEC_LOS_01_MASK 0x04
111 #define SEC_LOS_10_MASK 0x08
113 #define HOLDOVER_01_MASK 0x10
114 #define HOLDOVER_10_MASK 0x20
116 #define UNLOCK_01_MASK 0x40
117 #define UNLOCK_10_MASK 0x80
119 struct tlclk_alarms {
121 __u32 lost_primary_clock;
122 __u32 lost_secondary_clock;
123 __u32 primary_clock_back;
124 __u32 secondary_clock_back;
125 __u32 switchover_primary;
126 __u32 switchover_secondary;
128 __u32 pll_end_holdover;
132 /* Telecom clock I/O register definition */
133 #define TLCLK_BASE 0xa08
134 #define TLCLK_REG0 TLCLK_BASE
135 #define TLCLK_REG1 (TLCLK_BASE+1)
136 #define TLCLK_REG2 (TLCLK_BASE+2)
137 #define TLCLK_REG3 (TLCLK_BASE+3)
138 #define TLCLK_REG4 (TLCLK_BASE+4)
139 #define TLCLK_REG5 (TLCLK_BASE+5)
140 #define TLCLK_REG6 (TLCLK_BASE+6)
141 #define TLCLK_REG7 (TLCLK_BASE+7)
143 #define SET_PORT_BITS(port, mask, val) outb(((inb(port) & mask) | val), port)
145 /* 0 = Dynamic allocation of the major device number */
146 #define TLCLK_MAJOR 0
148 /* sysfs interface definition:
149 Upon loading the driver will create a sysfs directory under
150 /sys/devices/platform/telco_clock.
152 This directory exports the following interfaces. There operation is
153 documented in the MCPBL0010 TPS under the Telecom Clock API section, 11.4.
158 enable_clk3a_output :
159 enable_clk3b_output :
160 enable_clka0_output :
161 enable_clka1_output :
162 enable_clkb0_output :
163 enable_clkb1_output :
166 hardware_switching_mode :
171 select_amcb1_transmit_clock :
172 select_amcb2_transmit_clock :
173 select_redundant_clock :
174 select_ref_frequency :
176 All sysfs interfaces are integers in hex format, i.e echo 99 > refalign
177 has the same effect as echo 0x99 > refalign.
180 static unsigned int telclk_interrupt;
182 static int int_events; /* Event that generate a interrupt */
183 static int got_event; /* if events processing have been done */
185 static void switchover_timeout(unsigned long data);
186 static struct timer_list switchover_timer =
187 TIMER_INITIALIZER(switchover_timeout , 0, 0);
188 static unsigned long tlclk_timer_data;
190 static struct tlclk_alarms *alarm_events;
192 static DEFINE_SPINLOCK(event_lock);
194 static int tlclk_major = TLCLK_MAJOR;
196 static irqreturn_t tlclk_interrupt(int irq, void *dev_id);
198 static DECLARE_WAIT_QUEUE_HEAD(wq);
200 static unsigned long useflags;
201 static DEFINE_MUTEX(tlclk_mutex);
203 static int tlclk_open(struct inode *inode, struct file *filp)
207 if (test_and_set_bit(0, &useflags))
209 /* this legacy device is always one per system and it doesn't
210 * know how to handle multiple concurrent clients.
213 /* Make sure there is no interrupt pending while
214 * initialising interrupt handler */
217 /* This device is wired through the FPGA IO space of the ATCA blade
218 * we can't share this IRQ */
219 result = request_irq(telclk_interrupt, &tlclk_interrupt,
220 IRQF_DISABLED, "telco_clock", tlclk_interrupt);
221 if (result == -EBUSY) {
222 printk(KERN_ERR "tlclk: Interrupt can't be reserved.\n");
225 inb(TLCLK_REG6); /* Clear interrupt events */
230 static int tlclk_release(struct inode *inode, struct file *filp)
232 free_irq(telclk_interrupt, tlclk_interrupt);
233 clear_bit(0, &useflags);
238 static ssize_t tlclk_read(struct file *filp, char __user *buf, size_t count,
241 if (count < sizeof(struct tlclk_alarms))
243 if (mutex_lock_interruptible(&tlclk_mutex))
247 wait_event_interruptible(wq, got_event);
248 if (copy_to_user(buf, alarm_events, sizeof(struct tlclk_alarms))) {
249 mutex_unlock(&tlclk_mutex);
253 memset(alarm_events, 0, sizeof(struct tlclk_alarms));
256 mutex_unlock(&tlclk_mutex);
257 return sizeof(struct tlclk_alarms);
260 static const struct file_operations tlclk_fops = {
263 .release = tlclk_release,
267 static struct miscdevice tlclk_miscdev = {
268 .minor = MISC_DYNAMIC_MINOR,
269 .name = "telco_clock",
273 static ssize_t show_current_ref(struct device *d,
274 struct device_attribute *attr, char *buf)
276 unsigned long ret_val;
279 spin_lock_irqsave(&event_lock, flags);
280 ret_val = ((inb(TLCLK_REG1) & 0x08) >> 3);
281 spin_unlock_irqrestore(&event_lock, flags);
283 return sprintf(buf, "0x%lX\n", ret_val);
286 static DEVICE_ATTR(current_ref, S_IRUGO, show_current_ref, NULL);
289 static ssize_t show_telclock_version(struct device *d,
290 struct device_attribute *attr, char *buf)
292 unsigned long ret_val;
295 spin_lock_irqsave(&event_lock, flags);
296 ret_val = inb(TLCLK_REG5);
297 spin_unlock_irqrestore(&event_lock, flags);
299 return sprintf(buf, "0x%lX\n", ret_val);
302 static DEVICE_ATTR(telclock_version, S_IRUGO,
303 show_telclock_version, NULL);
305 static ssize_t show_alarms(struct device *d,
306 struct device_attribute *attr, char *buf)
308 unsigned long ret_val;
311 spin_lock_irqsave(&event_lock, flags);
312 ret_val = (inb(TLCLK_REG2) & 0xf0);
313 spin_unlock_irqrestore(&event_lock, flags);
315 return sprintf(buf, "0x%lX\n", ret_val);
318 static DEVICE_ATTR(alarms, S_IRUGO, show_alarms, NULL);
320 static ssize_t store_received_ref_clk3a(struct device *d,
321 struct device_attribute *attr, const char *buf, size_t count)
327 sscanf(buf, "%lX", &tmp);
328 dev_dbg(d, ": tmp = 0x%lX\n", tmp);
330 val = (unsigned char)tmp;
331 spin_lock_irqsave(&event_lock, flags);
332 SET_PORT_BITS(TLCLK_REG1, 0xef, val);
333 spin_unlock_irqrestore(&event_lock, flags);
335 return strnlen(buf, count);
338 static DEVICE_ATTR(received_ref_clk3a, (S_IWUSR|S_IWGRP), NULL,
339 store_received_ref_clk3a);
342 static ssize_t store_received_ref_clk3b(struct device *d,
343 struct device_attribute *attr, const char *buf, size_t count)
349 sscanf(buf, "%lX", &tmp);
350 dev_dbg(d, ": tmp = 0x%lX\n", tmp);
352 val = (unsigned char)tmp;
353 spin_lock_irqsave(&event_lock, flags);
354 SET_PORT_BITS(TLCLK_REG1, 0xdf, val << 1);
355 spin_unlock_irqrestore(&event_lock, flags);
357 return strnlen(buf, count);
360 static DEVICE_ATTR(received_ref_clk3b, (S_IWUSR|S_IWGRP), NULL,
361 store_received_ref_clk3b);
364 static ssize_t store_enable_clk3b_output(struct device *d,
365 struct device_attribute *attr, const char *buf, size_t count)
371 sscanf(buf, "%lX", &tmp);
372 dev_dbg(d, ": tmp = 0x%lX\n", tmp);
374 val = (unsigned char)tmp;
375 spin_lock_irqsave(&event_lock, flags);
376 SET_PORT_BITS(TLCLK_REG3, 0x7f, val << 7);
377 spin_unlock_irqrestore(&event_lock, flags);
379 return strnlen(buf, count);
382 static DEVICE_ATTR(enable_clk3b_output, (S_IWUSR|S_IWGRP), NULL,
383 store_enable_clk3b_output);
385 static ssize_t store_enable_clk3a_output(struct device *d,
386 struct device_attribute *attr, const char *buf, size_t count)
392 sscanf(buf, "%lX", &tmp);
393 dev_dbg(d, "tmp = 0x%lX\n", tmp);
395 val = (unsigned char)tmp;
396 spin_lock_irqsave(&event_lock, flags);
397 SET_PORT_BITS(TLCLK_REG3, 0xbf, val << 6);
398 spin_unlock_irqrestore(&event_lock, flags);
400 return strnlen(buf, count);
403 static DEVICE_ATTR(enable_clk3a_output, (S_IWUSR|S_IWGRP), NULL,
404 store_enable_clk3a_output);
406 static ssize_t store_enable_clkb1_output(struct device *d,
407 struct device_attribute *attr, const char *buf, size_t count)
413 sscanf(buf, "%lX", &tmp);
414 dev_dbg(d, "tmp = 0x%lX\n", tmp);
416 val = (unsigned char)tmp;
417 spin_lock_irqsave(&event_lock, flags);
418 SET_PORT_BITS(TLCLK_REG2, 0xf7, val << 3);
419 spin_unlock_irqrestore(&event_lock, flags);
421 return strnlen(buf, count);
424 static DEVICE_ATTR(enable_clkb1_output, (S_IWUSR|S_IWGRP), NULL,
425 store_enable_clkb1_output);
428 static ssize_t store_enable_clka1_output(struct device *d,
429 struct device_attribute *attr, const char *buf, size_t count)
435 sscanf(buf, "%lX", &tmp);
436 dev_dbg(d, "tmp = 0x%lX\n", tmp);
438 val = (unsigned char)tmp;
439 spin_lock_irqsave(&event_lock, flags);
440 SET_PORT_BITS(TLCLK_REG2, 0xfb, val << 2);
441 spin_unlock_irqrestore(&event_lock, flags);
443 return strnlen(buf, count);
446 static DEVICE_ATTR(enable_clka1_output, (S_IWUSR|S_IWGRP), NULL,
447 store_enable_clka1_output);
449 static ssize_t store_enable_clkb0_output(struct device *d,
450 struct device_attribute *attr, const char *buf, size_t count)
456 sscanf(buf, "%lX", &tmp);
457 dev_dbg(d, "tmp = 0x%lX\n", tmp);
459 val = (unsigned char)tmp;
460 spin_lock_irqsave(&event_lock, flags);
461 SET_PORT_BITS(TLCLK_REG2, 0xfd, val << 1);
462 spin_unlock_irqrestore(&event_lock, flags);
464 return strnlen(buf, count);
467 static DEVICE_ATTR(enable_clkb0_output, (S_IWUSR|S_IWGRP), NULL,
468 store_enable_clkb0_output);
470 static ssize_t store_enable_clka0_output(struct device *d,
471 struct device_attribute *attr, const char *buf, size_t count)
477 sscanf(buf, "%lX", &tmp);
478 dev_dbg(d, "tmp = 0x%lX\n", tmp);
480 val = (unsigned char)tmp;
481 spin_lock_irqsave(&event_lock, flags);
482 SET_PORT_BITS(TLCLK_REG2, 0xfe, val);
483 spin_unlock_irqrestore(&event_lock, flags);
485 return strnlen(buf, count);
488 static DEVICE_ATTR(enable_clka0_output, (S_IWUSR|S_IWGRP), NULL,
489 store_enable_clka0_output);
491 static ssize_t store_select_amcb2_transmit_clock(struct device *d,
492 struct device_attribute *attr, const char *buf, size_t count)
498 sscanf(buf, "%lX", &tmp);
499 dev_dbg(d, "tmp = 0x%lX\n", tmp);
501 val = (unsigned char)tmp;
502 spin_lock_irqsave(&event_lock, flags);
503 if ((val == CLK_8kHz) || (val == CLK_16_384MHz)) {
504 SET_PORT_BITS(TLCLK_REG3, 0xc7, 0x28);
505 SET_PORT_BITS(TLCLK_REG1, 0xfb, ~val);
506 } else if (val >= CLK_8_592MHz) {
507 SET_PORT_BITS(TLCLK_REG3, 0xc7, 0x38);
510 SET_PORT_BITS(TLCLK_REG0, 0xfc, 2);
513 SET_PORT_BITS(TLCLK_REG0, 0xfc, 0);
516 SET_PORT_BITS(TLCLK_REG0, 0xfc, 3);
519 SET_PORT_BITS(TLCLK_REG0, 0xfc, 1);
523 SET_PORT_BITS(TLCLK_REG3, 0xc7, val << 3);
525 spin_unlock_irqrestore(&event_lock, flags);
527 return strnlen(buf, count);
530 static DEVICE_ATTR(select_amcb2_transmit_clock, (S_IWUSR|S_IWGRP), NULL,
531 store_select_amcb2_transmit_clock);
533 static ssize_t store_select_amcb1_transmit_clock(struct device *d,
534 struct device_attribute *attr, const char *buf, size_t count)
540 sscanf(buf, "%lX", &tmp);
541 dev_dbg(d, "tmp = 0x%lX\n", tmp);
543 val = (unsigned char)tmp;
544 spin_lock_irqsave(&event_lock, flags);
545 if ((val == CLK_8kHz) || (val == CLK_16_384MHz)) {
546 SET_PORT_BITS(TLCLK_REG3, 0xf8, 0x5);
547 SET_PORT_BITS(TLCLK_REG1, 0xfb, ~val);
548 } else if (val >= CLK_8_592MHz) {
549 SET_PORT_BITS(TLCLK_REG3, 0xf8, 0x7);
552 SET_PORT_BITS(TLCLK_REG0, 0xfc, 2);
555 SET_PORT_BITS(TLCLK_REG0, 0xfc, 0);
558 SET_PORT_BITS(TLCLK_REG0, 0xfc, 3);
561 SET_PORT_BITS(TLCLK_REG0, 0xfc, 1);
565 SET_PORT_BITS(TLCLK_REG3, 0xf8, val);
566 spin_unlock_irqrestore(&event_lock, flags);
568 return strnlen(buf, count);
571 static DEVICE_ATTR(select_amcb1_transmit_clock, (S_IWUSR|S_IWGRP), NULL,
572 store_select_amcb1_transmit_clock);
574 static ssize_t store_select_redundant_clock(struct device *d,
575 struct device_attribute *attr, const char *buf, size_t count)
581 sscanf(buf, "%lX", &tmp);
582 dev_dbg(d, "tmp = 0x%lX\n", tmp);
584 val = (unsigned char)tmp;
585 spin_lock_irqsave(&event_lock, flags);
586 SET_PORT_BITS(TLCLK_REG1, 0xfe, val);
587 spin_unlock_irqrestore(&event_lock, flags);
589 return strnlen(buf, count);
592 static DEVICE_ATTR(select_redundant_clock, (S_IWUSR|S_IWGRP), NULL,
593 store_select_redundant_clock);
595 static ssize_t store_select_ref_frequency(struct device *d,
596 struct device_attribute *attr, const char *buf, size_t count)
602 sscanf(buf, "%lX", &tmp);
603 dev_dbg(d, "tmp = 0x%lX\n", tmp);
605 val = (unsigned char)tmp;
606 spin_lock_irqsave(&event_lock, flags);
607 SET_PORT_BITS(TLCLK_REG1, 0xfd, val);
608 spin_unlock_irqrestore(&event_lock, flags);
610 return strnlen(buf, count);
613 static DEVICE_ATTR(select_ref_frequency, (S_IWUSR|S_IWGRP), NULL,
614 store_select_ref_frequency);
616 static ssize_t store_filter_select(struct device *d,
617 struct device_attribute *attr, const char *buf, size_t count)
623 sscanf(buf, "%lX", &tmp);
624 dev_dbg(d, "tmp = 0x%lX\n", tmp);
626 val = (unsigned char)tmp;
627 spin_lock_irqsave(&event_lock, flags);
628 SET_PORT_BITS(TLCLK_REG0, 0xfb, val);
629 spin_unlock_irqrestore(&event_lock, flags);
631 return strnlen(buf, count);
634 static DEVICE_ATTR(filter_select, (S_IWUSR|S_IWGRP), NULL, store_filter_select);
636 static ssize_t store_hardware_switching_mode(struct device *d,
637 struct device_attribute *attr, const char *buf, size_t count)
643 sscanf(buf, "%lX", &tmp);
644 dev_dbg(d, "tmp = 0x%lX\n", tmp);
646 val = (unsigned char)tmp;
647 spin_lock_irqsave(&event_lock, flags);
648 SET_PORT_BITS(TLCLK_REG0, 0xbf, val);
649 spin_unlock_irqrestore(&event_lock, flags);
651 return strnlen(buf, count);
654 static DEVICE_ATTR(hardware_switching_mode, (S_IWUSR|S_IWGRP), NULL,
655 store_hardware_switching_mode);
657 static ssize_t store_hardware_switching(struct device *d,
658 struct device_attribute *attr, const char *buf, size_t count)
664 sscanf(buf, "%lX", &tmp);
665 dev_dbg(d, "tmp = 0x%lX\n", tmp);
667 val = (unsigned char)tmp;
668 spin_lock_irqsave(&event_lock, flags);
669 SET_PORT_BITS(TLCLK_REG0, 0x7f, val);
670 spin_unlock_irqrestore(&event_lock, flags);
672 return strnlen(buf, count);
675 static DEVICE_ATTR(hardware_switching, (S_IWUSR|S_IWGRP), NULL,
676 store_hardware_switching);
678 static ssize_t store_refalign (struct device *d,
679 struct device_attribute *attr, const char *buf, size_t count)
684 sscanf(buf, "%lX", &tmp);
685 dev_dbg(d, "tmp = 0x%lX\n", tmp);
686 spin_lock_irqsave(&event_lock, flags);
687 SET_PORT_BITS(TLCLK_REG0, 0xf7, 0);
688 SET_PORT_BITS(TLCLK_REG0, 0xf7, 0x08);
689 SET_PORT_BITS(TLCLK_REG0, 0xf7, 0);
690 spin_unlock_irqrestore(&event_lock, flags);
692 return strnlen(buf, count);
695 static DEVICE_ATTR(refalign, (S_IWUSR|S_IWGRP), NULL, store_refalign);
697 static ssize_t store_mode_select (struct device *d,
698 struct device_attribute *attr, const char *buf, size_t count)
704 sscanf(buf, "%lX", &tmp);
705 dev_dbg(d, "tmp = 0x%lX\n", tmp);
707 val = (unsigned char)tmp;
708 spin_lock_irqsave(&event_lock, flags);
709 SET_PORT_BITS(TLCLK_REG0, 0xcf, val);
710 spin_unlock_irqrestore(&event_lock, flags);
712 return strnlen(buf, count);
715 static DEVICE_ATTR(mode_select, (S_IWUSR|S_IWGRP), NULL, store_mode_select);
717 static ssize_t store_reset (struct device *d,
718 struct device_attribute *attr, const char *buf, size_t count)
724 sscanf(buf, "%lX", &tmp);
725 dev_dbg(d, "tmp = 0x%lX\n", tmp);
727 val = (unsigned char)tmp;
728 spin_lock_irqsave(&event_lock, flags);
729 SET_PORT_BITS(TLCLK_REG4, 0xfd, val);
730 spin_unlock_irqrestore(&event_lock, flags);
732 return strnlen(buf, count);
735 static DEVICE_ATTR(reset, (S_IWUSR|S_IWGRP), NULL, store_reset);
737 static struct attribute *tlclk_sysfs_entries[] = {
738 &dev_attr_current_ref.attr,
739 &dev_attr_telclock_version.attr,
740 &dev_attr_alarms.attr,
741 &dev_attr_received_ref_clk3a.attr,
742 &dev_attr_received_ref_clk3b.attr,
743 &dev_attr_enable_clk3a_output.attr,
744 &dev_attr_enable_clk3b_output.attr,
745 &dev_attr_enable_clkb1_output.attr,
746 &dev_attr_enable_clka1_output.attr,
747 &dev_attr_enable_clkb0_output.attr,
748 &dev_attr_enable_clka0_output.attr,
749 &dev_attr_select_amcb1_transmit_clock.attr,
750 &dev_attr_select_amcb2_transmit_clock.attr,
751 &dev_attr_select_redundant_clock.attr,
752 &dev_attr_select_ref_frequency.attr,
753 &dev_attr_filter_select.attr,
754 &dev_attr_hardware_switching_mode.attr,
755 &dev_attr_hardware_switching.attr,
756 &dev_attr_refalign.attr,
757 &dev_attr_mode_select.attr,
758 &dev_attr_reset.attr,
762 static struct attribute_group tlclk_attribute_group = {
763 .name = NULL, /* put in device directory */
764 .attrs = tlclk_sysfs_entries,
767 static struct platform_device *tlclk_device;
769 static int __init tlclk_init(void)
773 ret = register_chrdev(tlclk_major, "telco_clock", &tlclk_fops);
775 printk(KERN_ERR "tlclk: can't get major %d.\n", tlclk_major);
779 alarm_events = kzalloc( sizeof(struct tlclk_alarms), GFP_KERNEL);
783 /* Read telecom clock IRQ number (Set by BIOS) */
784 if (!request_region(TLCLK_BASE, 8, "telco_clock")) {
785 printk(KERN_ERR "tlclk: request_region 0x%X failed.\n",
790 telclk_interrupt = (inb(TLCLK_REG7) & 0x0f);
792 if (0x0F == telclk_interrupt ) { /* not MCPBL0010 ? */
793 printk(KERN_ERR "telclk_interrup = 0x%x non-mcpbl0010 hw.\n",
799 init_timer(&switchover_timer);
801 ret = misc_register(&tlclk_miscdev);
803 printk(KERN_ERR "tlclk: misc_register returns %d.\n", ret);
807 tlclk_device = platform_device_register_simple("telco_clock",
809 if (IS_ERR(tlclk_device)) {
810 printk(KERN_ERR "tlclk: platform_device_register failed.\n");
811 ret = PTR_ERR(tlclk_device);
815 ret = sysfs_create_group(&tlclk_device->dev.kobj,
816 &tlclk_attribute_group);
818 printk(KERN_ERR "tlclk: failed to create sysfs device attributes.\n");
824 platform_device_unregister(tlclk_device);
826 misc_deregister(&tlclk_miscdev);
828 release_region(TLCLK_BASE, 8);
832 unregister_chrdev(tlclk_major, "telco_clock");
836 static void __exit tlclk_cleanup(void)
838 sysfs_remove_group(&tlclk_device->dev.kobj, &tlclk_attribute_group);
839 platform_device_unregister(tlclk_device);
840 misc_deregister(&tlclk_miscdev);
841 unregister_chrdev(tlclk_major, "telco_clock");
843 release_region(TLCLK_BASE, 8);
844 del_timer_sync(&switchover_timer);
849 static void switchover_timeout(unsigned long data)
851 unsigned long flags = *(unsigned long *) data;
854 if ((inb(TLCLK_REG1) & 0x08) != (flags & 0x08))
855 alarm_events->switchover_primary++;
857 if ((inb(TLCLK_REG1) & 0x08) != (flags & 0x08))
858 alarm_events->switchover_secondary++;
861 /* Alarm processing is done, wake up read task */
862 del_timer(&switchover_timer);
867 static irqreturn_t tlclk_interrupt(int irq, void *dev_id)
871 spin_lock_irqsave(&event_lock, flags);
872 /* Read and clear interrupt events */
873 int_events = inb(TLCLK_REG6);
875 /* Primary_Los changed from 0 to 1 ? */
876 if (int_events & PRI_LOS_01_MASK) {
877 if (inb(TLCLK_REG2) & SEC_LOST_MASK)
878 alarm_events->lost_clocks++;
880 alarm_events->lost_primary_clock++;
883 /* Primary_Los changed from 1 to 0 ? */
884 if (int_events & PRI_LOS_10_MASK) {
885 alarm_events->primary_clock_back++;
886 SET_PORT_BITS(TLCLK_REG1, 0xFE, 1);
888 /* Secondary_Los changed from 0 to 1 ? */
889 if (int_events & SEC_LOS_01_MASK) {
890 if (inb(TLCLK_REG2) & PRI_LOST_MASK)
891 alarm_events->lost_clocks++;
893 alarm_events->lost_secondary_clock++;
895 /* Secondary_Los changed from 1 to 0 ? */
896 if (int_events & SEC_LOS_10_MASK) {
897 alarm_events->secondary_clock_back++;
898 SET_PORT_BITS(TLCLK_REG1, 0xFE, 0);
900 if (int_events & HOLDOVER_10_MASK)
901 alarm_events->pll_end_holdover++;
903 if (int_events & UNLOCK_01_MASK)
904 alarm_events->pll_lost_sync++;
906 if (int_events & UNLOCK_10_MASK)
907 alarm_events->pll_sync++;
909 /* Holdover changed from 0 to 1 ? */
910 if (int_events & HOLDOVER_01_MASK) {
911 alarm_events->pll_holdover++;
913 /* TIMEOUT in ~10ms */
914 switchover_timer.expires = jiffies + msecs_to_jiffies(10);
915 tlclk_timer_data = inb(TLCLK_REG1);
916 switchover_timer.data = (unsigned long) &tlclk_timer_data;
917 mod_timer(&switchover_timer, switchover_timer.expires);
922 spin_unlock_irqrestore(&event_lock, flags);
927 module_init(tlclk_init);
928 module_exit(tlclk_cleanup);