2 * sata_qstor.c - Pacific Digital Corporation QStor SATA
4 * Maintained by: Mark Lord <mlord@pobox.com>
6 * Copyright 2005 Pacific Digital Corporation.
7 * (OSL/GPL code release authorized by Jalil Fadavi).
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2, or (at your option)
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; see the file COPYING. If not, write to
22 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 * libata documentation is available via 'make {ps|pdf}docs',
26 * as Documentation/DocBook/libata.*
30 #include <linux/kernel.h>
31 #include <linux/module.h>
32 #include <linux/pci.h>
33 #include <linux/init.h>
34 #include <linux/blkdev.h>
35 #include <linux/delay.h>
36 #include <linux/interrupt.h>
37 #include <linux/sched.h>
38 #include <linux/device.h>
39 #include <scsi/scsi_host.h>
41 #include <linux/libata.h>
43 #define DRV_NAME "sata_qstor"
44 #define DRV_VERSION "0.06"
48 QS_MAX_PRD = LIBATA_MAX_PRD,
50 QS_CPB_BYTES = (1 << QS_CPB_ORDER),
51 QS_PRD_BYTES = QS_MAX_PRD * 16,
52 QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
54 /* global register offsets */
55 QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
56 QS_HID_HPHY = 0x0004, /* host physical interface info */
57 QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
58 QS_HST_SFF = 0x0100, /* host status fifo offset */
59 QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
61 /* global control bits */
62 QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
63 QS_CNFG3_GSRST = 0x01, /* global chip reset */
64 QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
66 /* per-channel register offsets */
67 QS_CCF_CPBA = 0x0710, /* chan CPB base address */
68 QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
69 QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
70 QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
71 QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
72 QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
73 QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
74 QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
75 QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
77 /* channel control bits */
78 QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
79 QS_CTR0_CLER = (1 << 2), /* clear channel errors */
80 QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
81 QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
82 QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
84 /* pkt sub-field headers */
85 QS_HCB_HDR = 0x01, /* Host Control Block header */
86 QS_DCB_HDR = 0x02, /* Device Control Block header */
88 /* pkt HCB flag bits */
89 QS_HF_DIRO = (1 << 0), /* data DIRection Out */
90 QS_HF_DAT = (1 << 3), /* DATa pkt */
91 QS_HF_IEN = (1 << 4), /* Interrupt ENable */
92 QS_HF_VLD = (1 << 5), /* VaLiD pkt */
94 /* pkt DCB flag bits */
95 QS_DF_PORD = (1 << 2), /* Pio OR Dma */
96 QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
99 board_2068_idx = 0, /* QStor 4-port SATA/RAID */
103 QS_DMA_BOUNDARY = ~0UL
106 typedef enum { qs_state_idle, qs_state_pkt, qs_state_mmio } qs_state_t;
108 struct qs_port_priv {
114 static u32 qs_scr_read (struct ata_port *ap, unsigned int sc_reg);
115 static void qs_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
116 static int qs_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
117 static irqreturn_t qs_intr (int irq, void *dev_instance, struct pt_regs *regs);
118 static int qs_port_start(struct ata_port *ap);
119 static void qs_host_stop(struct ata_host_set *host_set);
120 static void qs_port_stop(struct ata_port *ap);
121 static void qs_phy_reset(struct ata_port *ap);
122 static void qs_qc_prep(struct ata_queued_cmd *qc);
123 static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
124 static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
125 static void qs_bmdma_stop(struct ata_queued_cmd *qc);
126 static u8 qs_bmdma_status(struct ata_port *ap);
127 static void qs_irq_clear(struct ata_port *ap);
128 static void qs_eng_timeout(struct ata_port *ap);
130 static struct scsi_host_template qs_ata_sht = {
131 .module = THIS_MODULE,
133 .ioctl = ata_scsi_ioctl,
134 .queuecommand = ata_scsi_queuecmd,
135 .can_queue = ATA_DEF_QUEUE,
136 .this_id = ATA_SHT_THIS_ID,
137 .sg_tablesize = QS_MAX_PRD,
138 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
139 .emulated = ATA_SHT_EMULATED,
140 //FIXME .use_clustering = ATA_SHT_USE_CLUSTERING,
141 .use_clustering = ENABLE_CLUSTERING,
142 .proc_name = DRV_NAME,
143 .dma_boundary = QS_DMA_BOUNDARY,
144 .slave_configure = ata_scsi_slave_config,
145 .bios_param = ata_std_bios_param,
148 static const struct ata_port_operations qs_ata_ops = {
149 .port_disable = ata_port_disable,
150 .tf_load = ata_tf_load,
151 .tf_read = ata_tf_read,
152 .check_status = ata_check_status,
153 .check_atapi_dma = qs_check_atapi_dma,
154 .exec_command = ata_exec_command,
155 .dev_select = ata_std_dev_select,
156 .phy_reset = qs_phy_reset,
157 .qc_prep = qs_qc_prep,
158 .qc_issue = qs_qc_issue,
159 .eng_timeout = qs_eng_timeout,
160 .irq_handler = qs_intr,
161 .irq_clear = qs_irq_clear,
162 .scr_read = qs_scr_read,
163 .scr_write = qs_scr_write,
164 .port_start = qs_port_start,
165 .port_stop = qs_port_stop,
166 .host_stop = qs_host_stop,
167 .bmdma_stop = qs_bmdma_stop,
168 .bmdma_status = qs_bmdma_status,
171 static const struct ata_port_info qs_port_info[] = {
175 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
176 ATA_FLAG_SATA_RESET |
177 //FIXME ATA_FLAG_SRST |
178 ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
179 .pio_mask = 0x10, /* pio4 */
180 .udma_mask = 0x7f, /* udma0-6 */
181 .port_ops = &qs_ata_ops,
185 static const struct pci_device_id qs_ata_pci_tbl[] = {
186 { PCI_VENDOR_ID_PDC, 0x2068, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
189 { } /* terminate list */
192 static struct pci_driver qs_ata_pci_driver = {
194 .id_table = qs_ata_pci_tbl,
195 .probe = qs_ata_init_one,
196 .remove = ata_pci_remove_one,
199 static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
201 return 1; /* ATAPI DMA not supported */
204 static void qs_bmdma_stop(struct ata_queued_cmd *qc)
209 static u8 qs_bmdma_status(struct ata_port *ap)
214 static void qs_irq_clear(struct ata_port *ap)
219 static inline void qs_enter_reg_mode(struct ata_port *ap)
221 u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
223 writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
224 readb(chan + QS_CCT_CTR0); /* flush */
227 static inline void qs_reset_channel_logic(struct ata_port *ap)
229 u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
231 writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
232 readb(chan + QS_CCT_CTR0); /* flush */
233 qs_enter_reg_mode(ap);
236 static void qs_phy_reset(struct ata_port *ap)
238 struct qs_port_priv *pp = ap->private_data;
240 pp->state = qs_state_idle;
241 qs_reset_channel_logic(ap);
245 static void qs_eng_timeout(struct ata_port *ap)
247 struct qs_port_priv *pp = ap->private_data;
249 if (pp->state != qs_state_idle) /* healthy paranoia */
250 pp->state = qs_state_mmio;
251 qs_reset_channel_logic(ap);
255 static u32 qs_scr_read (struct ata_port *ap, unsigned int sc_reg)
257 if (sc_reg > SCR_CONTROL)
259 return readl((void __iomem *)(ap->ioaddr.scr_addr + (sc_reg * 8)));
262 static void qs_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
264 if (sc_reg > SCR_CONTROL)
266 writel(val, (void __iomem *)(ap->ioaddr.scr_addr + (sc_reg * 8)));
269 static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
271 struct scatterlist *sg;
272 struct ata_port *ap = qc->ap;
273 struct qs_port_priv *pp = ap->private_data;
275 u8 *prd = pp->pkt + QS_CPB_BYTES;
277 WARN_ON(qc->__sg == NULL);
278 WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
281 ata_for_each_sg(sg, qc) {
285 addr = sg_dma_address(sg);
286 *(__le64 *)prd = cpu_to_le64(addr);
289 len = sg_dma_len(sg);
290 *(__le32 *)prd = cpu_to_le32(len);
293 VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", nelem,
294 (unsigned long long)addr, len);
301 static void qs_qc_prep(struct ata_queued_cmd *qc)
303 struct qs_port_priv *pp = qc->ap->private_data;
304 u8 dflags = QS_DF_PORD, *buf = pp->pkt;
305 u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
311 qs_enter_reg_mode(qc->ap);
312 if (qc->tf.protocol != ATA_PROT_DMA) {
317 nelem = qs_fill_sg(qc);
319 if ((qc->tf.flags & ATA_TFLAG_WRITE))
320 hflags |= QS_HF_DIRO;
321 if ((qc->tf.flags & ATA_TFLAG_LBA48))
322 dflags |= QS_DF_ELBA;
324 /* host control block (HCB) */
325 buf[ 0] = QS_HCB_HDR;
327 *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nsect * ATA_SECT_SIZE);
328 *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
329 addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
330 *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
332 /* device control block (DCB) */
333 buf[24] = QS_DCB_HDR;
336 /* frame information structure (FIS) */
337 ata_tf_to_fis(&qc->tf, &buf[32], 0);
340 static inline void qs_packet_start(struct ata_queued_cmd *qc)
342 struct ata_port *ap = qc->ap;
343 u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
345 VPRINTK("ENTER, ap %p\n", ap);
347 writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
348 wmb(); /* flush PRDs and pkt to memory */
349 writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
350 readl(chan + QS_CCT_CFF); /* flush */
353 static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
355 struct qs_port_priv *pp = qc->ap->private_data;
357 switch (qc->tf.protocol) {
360 pp->state = qs_state_pkt;
364 case ATA_PROT_ATAPI_DMA:
372 pp->state = qs_state_mmio;
373 return ata_qc_issue_prot(qc);
376 static inline unsigned int qs_intr_pkt(struct ata_host_set *host_set)
378 unsigned int handled = 0;
380 u8 __iomem *mmio_base = host_set->mmio_base;
383 u32 sff0 = readl(mmio_base + QS_HST_SFF);
384 u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
385 u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
386 sFFE = sff1 >> 31; /* empty flag */
389 u8 sDST = sff0 >> 16; /* dev status */
390 u8 sHST = sff1 & 0x3f; /* host status */
391 unsigned int port_no = (sff1 >> 8) & 0x03;
392 struct ata_port *ap = host_set->ports[port_no];
394 DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
395 sff1, sff0, port_no, sHST, sDST);
397 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
398 struct ata_queued_cmd *qc;
399 struct qs_port_priv *pp = ap->private_data;
400 if (!pp || pp->state != qs_state_pkt)
402 qc = ata_qc_from_tag(ap, ap->active_tag);
403 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
405 case 0: /* successful CPB */
406 case 3: /* device error */
407 pp->state = qs_state_idle;
408 qs_enter_reg_mode(qc->ap);
409 qc->err_mask |= ac_err_mask(sDST);
422 static inline unsigned int qs_intr_mmio(struct ata_host_set *host_set)
424 unsigned int handled = 0, port_no;
426 for (port_no = 0; port_no < host_set->n_ports; ++port_no) {
428 ap = host_set->ports[port_no];
430 !(ap->flags & ATA_FLAG_DISABLED)) {
431 struct ata_queued_cmd *qc;
432 struct qs_port_priv *pp = ap->private_data;
433 if (!pp || pp->state != qs_state_mmio)
435 qc = ata_qc_from_tag(ap, ap->active_tag);
436 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
438 /* check main status, clearing INTRQ */
439 u8 status = ata_check_status(ap);
440 if ((status & ATA_BUSY))
442 DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
443 ap->id, qc->tf.protocol, status);
445 /* complete taskfile transaction */
446 pp->state = qs_state_idle;
447 qc->err_mask |= ac_err_mask(status);
456 static irqreturn_t qs_intr(int irq, void *dev_instance, struct pt_regs *regs)
458 struct ata_host_set *host_set = dev_instance;
459 unsigned int handled = 0;
463 spin_lock(&host_set->lock);
464 handled = qs_intr_pkt(host_set) | qs_intr_mmio(host_set);
465 spin_unlock(&host_set->lock);
469 return IRQ_RETVAL(handled);
472 static void qs_ata_setup_port(struct ata_ioports *port, unsigned long base)
475 port->data_addr = base + 0x400;
477 port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
478 port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
479 port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
480 port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
481 port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
482 port->device_addr = base + 0x430;
484 port->command_addr = base + 0x438;
485 port->altstatus_addr =
486 port->ctl_addr = base + 0x440;
487 port->scr_addr = base + 0xc00;
490 static int qs_port_start(struct ata_port *ap)
492 struct device *dev = ap->host_set->dev;
493 struct qs_port_priv *pp;
494 void __iomem *mmio_base = ap->host_set->mmio_base;
495 void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
499 rc = ata_port_start(ap);
502 qs_enter_reg_mode(ap);
503 pp = kzalloc(sizeof(*pp), GFP_KERNEL);
508 pp->pkt = dma_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
514 memset(pp->pkt, 0, QS_PKT_BYTES);
515 ap->private_data = pp;
517 addr = (u64)pp->pkt_dma;
518 writel((u32) addr, chan + QS_CCF_CPBA);
519 writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
529 static void qs_port_stop(struct ata_port *ap)
531 struct device *dev = ap->host_set->dev;
532 struct qs_port_priv *pp = ap->private_data;
535 ap->private_data = NULL;
537 dma_free_coherent(dev, QS_PKT_BYTES, pp->pkt,
544 static void qs_host_stop(struct ata_host_set *host_set)
546 void __iomem *mmio_base = host_set->mmio_base;
547 struct pci_dev *pdev = to_pci_dev(host_set->dev);
549 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
550 writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
552 pci_iounmap(pdev, mmio_base);
555 static void qs_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
557 void __iomem *mmio_base = pe->mmio_base;
558 unsigned int port_no;
560 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
561 writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
563 /* reset each channel in turn */
564 for (port_no = 0; port_no < pe->n_ports; ++port_no) {
565 u8 __iomem *chan = mmio_base + (port_no * 0x4000);
566 writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
567 writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
568 readb(chan + QS_CCT_CTR0); /* flush */
570 writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
572 for (port_no = 0; port_no < pe->n_ports; ++port_no) {
573 u8 __iomem *chan = mmio_base + (port_no * 0x4000);
574 /* set FIFO depths to same settings as Windows driver */
575 writew(32, chan + QS_CFC_HUFT);
576 writew(32, chan + QS_CFC_HDFT);
577 writew(10, chan + QS_CFC_DUFT);
578 writew( 8, chan + QS_CFC_DDFT);
579 /* set CPB size in bytes, as a power of two */
580 writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
582 writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
586 * The QStor understands 64-bit buses, and uses 64-bit fields
587 * for DMA pointers regardless of bus width. We just have to
588 * make sure our DMA masks are set appropriately for whatever
589 * bridge lies between us and the QStor, and then the DMA mapping
590 * code will ensure we only ever "see" appropriate buffer addresses.
591 * If we're 32-bit limited somewhere, then our 64-bit fields will
592 * just end up with zeros in the upper 32-bits, without any special
593 * logic required outside of this routine (below).
595 static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
597 u32 bus_info = readl(mmio_base + QS_HID_HPHY);
598 int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
600 if (have_64bit_bus &&
601 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
602 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
604 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
606 dev_printk(KERN_ERR, &pdev->dev,
607 "64-bit DMA enable failed\n");
612 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
614 dev_printk(KERN_ERR, &pdev->dev,
615 "32-bit DMA enable failed\n");
618 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
620 dev_printk(KERN_ERR, &pdev->dev,
621 "32-bit consistent DMA enable failed\n");
628 static int qs_ata_init_one(struct pci_dev *pdev,
629 const struct pci_device_id *ent)
631 static int printed_version;
632 struct ata_probe_ent *probe_ent = NULL;
633 void __iomem *mmio_base;
634 unsigned int board_idx = (unsigned int) ent->driver_data;
637 if (!printed_version++)
638 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
640 rc = pci_enable_device(pdev);
644 rc = pci_request_regions(pdev, DRV_NAME);
648 if ((pci_resource_flags(pdev, 4) & IORESOURCE_MEM) == 0) {
650 goto err_out_regions;
653 mmio_base = pci_iomap(pdev, 4, 0);
654 if (mmio_base == NULL) {
656 goto err_out_regions;
659 rc = qs_set_dma_masks(pdev, mmio_base);
661 goto err_out_iounmap;
663 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
664 if (probe_ent == NULL) {
666 goto err_out_iounmap;
669 memset(probe_ent, 0, sizeof(*probe_ent));
670 probe_ent->dev = pci_dev_to_dev(pdev);
671 INIT_LIST_HEAD(&probe_ent->node);
673 probe_ent->sht = qs_port_info[board_idx].sht;
674 probe_ent->host_flags = qs_port_info[board_idx].host_flags;
675 probe_ent->pio_mask = qs_port_info[board_idx].pio_mask;
676 probe_ent->mwdma_mask = qs_port_info[board_idx].mwdma_mask;
677 probe_ent->udma_mask = qs_port_info[board_idx].udma_mask;
678 probe_ent->port_ops = qs_port_info[board_idx].port_ops;
680 probe_ent->irq = pdev->irq;
681 probe_ent->irq_flags = SA_SHIRQ;
682 probe_ent->mmio_base = mmio_base;
683 probe_ent->n_ports = QS_PORTS;
685 for (port_no = 0; port_no < probe_ent->n_ports; ++port_no) {
686 unsigned long chan = (unsigned long)mmio_base +
688 qs_ata_setup_port(&probe_ent->port[port_no], chan);
691 pci_set_master(pdev);
693 /* initialize adapter */
694 qs_host_init(board_idx, probe_ent);
696 rc = ata_device_add(probe_ent);
699 goto err_out_iounmap;
703 pci_iounmap(pdev, mmio_base);
705 pci_release_regions(pdev);
707 pci_disable_device(pdev);
711 static int __init qs_ata_init(void)
713 return pci_module_init(&qs_ata_pci_driver);
716 static void __exit qs_ata_exit(void)
718 pci_unregister_driver(&qs_ata_pci_driver);
721 MODULE_AUTHOR("Mark Lord");
722 MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
723 MODULE_LICENSE("GPL");
724 MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
725 MODULE_VERSION(DRV_VERSION);
727 module_init(qs_ata_init);
728 module_exit(qs_ata_exit);