KVM: VMX: Don't use highmem pages for the msr and pio bitmaps
[linux-2.6] / arch / x86 / kvm / vmx.c
1 /*
2  * Kernel-based Virtual Machine driver for Linux
3  *
4  * This module enables machines with Intel VT-x extensions to run virtual
5  * machines without emulation or binary translation.
6  *
7  * Copyright (C) 2006 Qumranet, Inc.
8  *
9  * Authors:
10  *   Avi Kivity   <avi@qumranet.com>
11  *   Yaniv Kamay  <yaniv@qumranet.com>
12  *
13  * This work is licensed under the terms of the GNU GPL, version 2.  See
14  * the COPYING file in the top-level directory.
15  *
16  */
17
18 #include "irq.h"
19 #include "mmu.h"
20
21 #include <linux/kvm_host.h>
22 #include <linux/module.h>
23 #include <linux/kernel.h>
24 #include <linux/mm.h>
25 #include <linux/highmem.h>
26 #include <linux/sched.h>
27 #include <linux/moduleparam.h>
28 #include "kvm_cache_regs.h"
29 #include "x86.h"
30
31 #include <asm/io.h>
32 #include <asm/desc.h>
33 #include <asm/vmx.h>
34 #include <asm/virtext.h>
35
36 #define __ex(x) __kvm_handle_fault_on_reboot(x)
37
38 MODULE_AUTHOR("Qumranet");
39 MODULE_LICENSE("GPL");
40
41 static int bypass_guest_pf = 1;
42 module_param(bypass_guest_pf, bool, 0);
43
44 static int enable_vpid = 1;
45 module_param(enable_vpid, bool, 0);
46
47 static int flexpriority_enabled = 1;
48 module_param(flexpriority_enabled, bool, 0);
49
50 static int enable_ept = 1;
51 module_param(enable_ept, bool, 0);
52
53 static int emulate_invalid_guest_state = 0;
54 module_param(emulate_invalid_guest_state, bool, 0);
55
56 struct vmcs {
57         u32 revision_id;
58         u32 abort;
59         char data[0];
60 };
61
62 struct vcpu_vmx {
63         struct kvm_vcpu       vcpu;
64         struct list_head      local_vcpus_link;
65         unsigned long         host_rsp;
66         int                   launched;
67         u8                    fail;
68         u32                   idt_vectoring_info;
69         struct kvm_msr_entry *guest_msrs;
70         struct kvm_msr_entry *host_msrs;
71         int                   nmsrs;
72         int                   save_nmsrs;
73         int                   msr_offset_efer;
74 #ifdef CONFIG_X86_64
75         int                   msr_offset_kernel_gs_base;
76 #endif
77         struct vmcs          *vmcs;
78         struct {
79                 int           loaded;
80                 u16           fs_sel, gs_sel, ldt_sel;
81                 int           gs_ldt_reload_needed;
82                 int           fs_reload_needed;
83                 int           guest_efer_loaded;
84         } host_state;
85         struct {
86                 struct {
87                         bool pending;
88                         u8 vector;
89                         unsigned rip;
90                 } irq;
91         } rmode;
92         int vpid;
93         bool emulation_required;
94         enum emulation_result invalid_state_emulation_result;
95
96         /* Support for vnmi-less CPUs */
97         int soft_vnmi_blocked;
98         ktime_t entry_time;
99         s64 vnmi_blocked_time;
100 };
101
102 static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
103 {
104         return container_of(vcpu, struct vcpu_vmx, vcpu);
105 }
106
107 static int init_rmode(struct kvm *kvm);
108 static u64 construct_eptp(unsigned long root_hpa);
109
110 static DEFINE_PER_CPU(struct vmcs *, vmxarea);
111 static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
112 static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
113
114 static unsigned long *vmx_io_bitmap_a;
115 static unsigned long *vmx_io_bitmap_b;
116 static unsigned long *vmx_msr_bitmap;
117
118 static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
119 static DEFINE_SPINLOCK(vmx_vpid_lock);
120
121 static struct vmcs_config {
122         int size;
123         int order;
124         u32 revision_id;
125         u32 pin_based_exec_ctrl;
126         u32 cpu_based_exec_ctrl;
127         u32 cpu_based_2nd_exec_ctrl;
128         u32 vmexit_ctrl;
129         u32 vmentry_ctrl;
130 } vmcs_config;
131
132 static struct vmx_capability {
133         u32 ept;
134         u32 vpid;
135 } vmx_capability;
136
137 #define VMX_SEGMENT_FIELD(seg)                                  \
138         [VCPU_SREG_##seg] = {                                   \
139                 .selector = GUEST_##seg##_SELECTOR,             \
140                 .base = GUEST_##seg##_BASE,                     \
141                 .limit = GUEST_##seg##_LIMIT,                   \
142                 .ar_bytes = GUEST_##seg##_AR_BYTES,             \
143         }
144
145 static struct kvm_vmx_segment_field {
146         unsigned selector;
147         unsigned base;
148         unsigned limit;
149         unsigned ar_bytes;
150 } kvm_vmx_segment_fields[] = {
151         VMX_SEGMENT_FIELD(CS),
152         VMX_SEGMENT_FIELD(DS),
153         VMX_SEGMENT_FIELD(ES),
154         VMX_SEGMENT_FIELD(FS),
155         VMX_SEGMENT_FIELD(GS),
156         VMX_SEGMENT_FIELD(SS),
157         VMX_SEGMENT_FIELD(TR),
158         VMX_SEGMENT_FIELD(LDTR),
159 };
160
161 /*
162  * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
163  * away by decrementing the array size.
164  */
165 static const u32 vmx_msr_index[] = {
166 #ifdef CONFIG_X86_64
167         MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
168 #endif
169         MSR_EFER, MSR_K6_STAR,
170 };
171 #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
172
173 static void load_msrs(struct kvm_msr_entry *e, int n)
174 {
175         int i;
176
177         for (i = 0; i < n; ++i)
178                 wrmsrl(e[i].index, e[i].data);
179 }
180
181 static void save_msrs(struct kvm_msr_entry *e, int n)
182 {
183         int i;
184
185         for (i = 0; i < n; ++i)
186                 rdmsrl(e[i].index, e[i].data);
187 }
188
189 static inline int is_page_fault(u32 intr_info)
190 {
191         return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
192                              INTR_INFO_VALID_MASK)) ==
193                 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
194 }
195
196 static inline int is_no_device(u32 intr_info)
197 {
198         return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
199                              INTR_INFO_VALID_MASK)) ==
200                 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
201 }
202
203 static inline int is_invalid_opcode(u32 intr_info)
204 {
205         return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
206                              INTR_INFO_VALID_MASK)) ==
207                 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
208 }
209
210 static inline int is_external_interrupt(u32 intr_info)
211 {
212         return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
213                 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
214 }
215
216 static inline int cpu_has_vmx_msr_bitmap(void)
217 {
218         return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS);
219 }
220
221 static inline int cpu_has_vmx_tpr_shadow(void)
222 {
223         return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
224 }
225
226 static inline int vm_need_tpr_shadow(struct kvm *kvm)
227 {
228         return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
229 }
230
231 static inline int cpu_has_secondary_exec_ctrls(void)
232 {
233         return (vmcs_config.cpu_based_exec_ctrl &
234                 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS);
235 }
236
237 static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
238 {
239         return flexpriority_enabled
240                 && (vmcs_config.cpu_based_2nd_exec_ctrl &
241                     SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
242 }
243
244 static inline int cpu_has_vmx_invept_individual_addr(void)
245 {
246         return (!!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT));
247 }
248
249 static inline int cpu_has_vmx_invept_context(void)
250 {
251         return (!!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT));
252 }
253
254 static inline int cpu_has_vmx_invept_global(void)
255 {
256         return (!!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT));
257 }
258
259 static inline int cpu_has_vmx_ept(void)
260 {
261         return (vmcs_config.cpu_based_2nd_exec_ctrl &
262                 SECONDARY_EXEC_ENABLE_EPT);
263 }
264
265 static inline int vm_need_ept(void)
266 {
267         return (cpu_has_vmx_ept() && enable_ept);
268 }
269
270 static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
271 {
272         return ((cpu_has_vmx_virtualize_apic_accesses()) &&
273                 (irqchip_in_kernel(kvm)));
274 }
275
276 static inline int cpu_has_vmx_vpid(void)
277 {
278         return (vmcs_config.cpu_based_2nd_exec_ctrl &
279                 SECONDARY_EXEC_ENABLE_VPID);
280 }
281
282 static inline int cpu_has_virtual_nmis(void)
283 {
284         return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
285 }
286
287 static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
288 {
289         int i;
290
291         for (i = 0; i < vmx->nmsrs; ++i)
292                 if (vmx->guest_msrs[i].index == msr)
293                         return i;
294         return -1;
295 }
296
297 static inline void __invvpid(int ext, u16 vpid, gva_t gva)
298 {
299     struct {
300         u64 vpid : 16;
301         u64 rsvd : 48;
302         u64 gva;
303     } operand = { vpid, 0, gva };
304
305     asm volatile (__ex(ASM_VMX_INVVPID)
306                   /* CF==1 or ZF==1 --> rc = -1 */
307                   "; ja 1f ; ud2 ; 1:"
308                   : : "a"(&operand), "c"(ext) : "cc", "memory");
309 }
310
311 static inline void __invept(int ext, u64 eptp, gpa_t gpa)
312 {
313         struct {
314                 u64 eptp, gpa;
315         } operand = {eptp, gpa};
316
317         asm volatile (__ex(ASM_VMX_INVEPT)
318                         /* CF==1 or ZF==1 --> rc = -1 */
319                         "; ja 1f ; ud2 ; 1:\n"
320                         : : "a" (&operand), "c" (ext) : "cc", "memory");
321 }
322
323 static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
324 {
325         int i;
326
327         i = __find_msr_index(vmx, msr);
328         if (i >= 0)
329                 return &vmx->guest_msrs[i];
330         return NULL;
331 }
332
333 static void vmcs_clear(struct vmcs *vmcs)
334 {
335         u64 phys_addr = __pa(vmcs);
336         u8 error;
337
338         asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
339                       : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
340                       : "cc", "memory");
341         if (error)
342                 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
343                        vmcs, phys_addr);
344 }
345
346 static void __vcpu_clear(void *arg)
347 {
348         struct vcpu_vmx *vmx = arg;
349         int cpu = raw_smp_processor_id();
350
351         if (vmx->vcpu.cpu == cpu)
352                 vmcs_clear(vmx->vmcs);
353         if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
354                 per_cpu(current_vmcs, cpu) = NULL;
355         rdtscll(vmx->vcpu.arch.host_tsc);
356         list_del(&vmx->local_vcpus_link);
357         vmx->vcpu.cpu = -1;
358         vmx->launched = 0;
359 }
360
361 static void vcpu_clear(struct vcpu_vmx *vmx)
362 {
363         if (vmx->vcpu.cpu == -1)
364                 return;
365         smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
366 }
367
368 static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
369 {
370         if (vmx->vpid == 0)
371                 return;
372
373         __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
374 }
375
376 static inline void ept_sync_global(void)
377 {
378         if (cpu_has_vmx_invept_global())
379                 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
380 }
381
382 static inline void ept_sync_context(u64 eptp)
383 {
384         if (vm_need_ept()) {
385                 if (cpu_has_vmx_invept_context())
386                         __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
387                 else
388                         ept_sync_global();
389         }
390 }
391
392 static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
393 {
394         if (vm_need_ept()) {
395                 if (cpu_has_vmx_invept_individual_addr())
396                         __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
397                                         eptp, gpa);
398                 else
399                         ept_sync_context(eptp);
400         }
401 }
402
403 static unsigned long vmcs_readl(unsigned long field)
404 {
405         unsigned long value;
406
407         asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
408                       : "=a"(value) : "d"(field) : "cc");
409         return value;
410 }
411
412 static u16 vmcs_read16(unsigned long field)
413 {
414         return vmcs_readl(field);
415 }
416
417 static u32 vmcs_read32(unsigned long field)
418 {
419         return vmcs_readl(field);
420 }
421
422 static u64 vmcs_read64(unsigned long field)
423 {
424 #ifdef CONFIG_X86_64
425         return vmcs_readl(field);
426 #else
427         return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
428 #endif
429 }
430
431 static noinline void vmwrite_error(unsigned long field, unsigned long value)
432 {
433         printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
434                field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
435         dump_stack();
436 }
437
438 static void vmcs_writel(unsigned long field, unsigned long value)
439 {
440         u8 error;
441
442         asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
443                        : "=q"(error) : "a"(value), "d"(field) : "cc");
444         if (unlikely(error))
445                 vmwrite_error(field, value);
446 }
447
448 static void vmcs_write16(unsigned long field, u16 value)
449 {
450         vmcs_writel(field, value);
451 }
452
453 static void vmcs_write32(unsigned long field, u32 value)
454 {
455         vmcs_writel(field, value);
456 }
457
458 static void vmcs_write64(unsigned long field, u64 value)
459 {
460         vmcs_writel(field, value);
461 #ifndef CONFIG_X86_64
462         asm volatile ("");
463         vmcs_writel(field+1, value >> 32);
464 #endif
465 }
466
467 static void vmcs_clear_bits(unsigned long field, u32 mask)
468 {
469         vmcs_writel(field, vmcs_readl(field) & ~mask);
470 }
471
472 static void vmcs_set_bits(unsigned long field, u32 mask)
473 {
474         vmcs_writel(field, vmcs_readl(field) | mask);
475 }
476
477 static void update_exception_bitmap(struct kvm_vcpu *vcpu)
478 {
479         u32 eb;
480
481         eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
482         if (!vcpu->fpu_active)
483                 eb |= 1u << NM_VECTOR;
484         if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
485                 if (vcpu->guest_debug &
486                     (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
487                         eb |= 1u << DB_VECTOR;
488                 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
489                         eb |= 1u << BP_VECTOR;
490         }
491         if (vcpu->arch.rmode.active)
492                 eb = ~0;
493         if (vm_need_ept())
494                 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
495         vmcs_write32(EXCEPTION_BITMAP, eb);
496 }
497
498 static void reload_tss(void)
499 {
500         /*
501          * VT restores TR but not its size.  Useless.
502          */
503         struct descriptor_table gdt;
504         struct desc_struct *descs;
505
506         kvm_get_gdt(&gdt);
507         descs = (void *)gdt.base;
508         descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
509         load_TR_desc();
510 }
511
512 static void load_transition_efer(struct vcpu_vmx *vmx)
513 {
514         int efer_offset = vmx->msr_offset_efer;
515         u64 host_efer = vmx->host_msrs[efer_offset].data;
516         u64 guest_efer = vmx->guest_msrs[efer_offset].data;
517         u64 ignore_bits;
518
519         if (efer_offset < 0)
520                 return;
521         /*
522          * NX is emulated; LMA and LME handled by hardware; SCE meaninless
523          * outside long mode
524          */
525         ignore_bits = EFER_NX | EFER_SCE;
526 #ifdef CONFIG_X86_64
527         ignore_bits |= EFER_LMA | EFER_LME;
528         /* SCE is meaningful only in long mode on Intel */
529         if (guest_efer & EFER_LMA)
530                 ignore_bits &= ~(u64)EFER_SCE;
531 #endif
532         if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
533                 return;
534
535         vmx->host_state.guest_efer_loaded = 1;
536         guest_efer &= ~ignore_bits;
537         guest_efer |= host_efer & ignore_bits;
538         wrmsrl(MSR_EFER, guest_efer);
539         vmx->vcpu.stat.efer_reload++;
540 }
541
542 static void reload_host_efer(struct vcpu_vmx *vmx)
543 {
544         if (vmx->host_state.guest_efer_loaded) {
545                 vmx->host_state.guest_efer_loaded = 0;
546                 load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
547         }
548 }
549
550 static void vmx_save_host_state(struct kvm_vcpu *vcpu)
551 {
552         struct vcpu_vmx *vmx = to_vmx(vcpu);
553
554         if (vmx->host_state.loaded)
555                 return;
556
557         vmx->host_state.loaded = 1;
558         /*
559          * Set host fs and gs selectors.  Unfortunately, 22.2.3 does not
560          * allow segment selectors with cpl > 0 or ti == 1.
561          */
562         vmx->host_state.ldt_sel = kvm_read_ldt();
563         vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
564         vmx->host_state.fs_sel = kvm_read_fs();
565         if (!(vmx->host_state.fs_sel & 7)) {
566                 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
567                 vmx->host_state.fs_reload_needed = 0;
568         } else {
569                 vmcs_write16(HOST_FS_SELECTOR, 0);
570                 vmx->host_state.fs_reload_needed = 1;
571         }
572         vmx->host_state.gs_sel = kvm_read_gs();
573         if (!(vmx->host_state.gs_sel & 7))
574                 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
575         else {
576                 vmcs_write16(HOST_GS_SELECTOR, 0);
577                 vmx->host_state.gs_ldt_reload_needed = 1;
578         }
579
580 #ifdef CONFIG_X86_64
581         vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
582         vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
583 #else
584         vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
585         vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
586 #endif
587
588 #ifdef CONFIG_X86_64
589         if (is_long_mode(&vmx->vcpu))
590                 save_msrs(vmx->host_msrs +
591                           vmx->msr_offset_kernel_gs_base, 1);
592
593 #endif
594         load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
595         load_transition_efer(vmx);
596 }
597
598 static void __vmx_load_host_state(struct vcpu_vmx *vmx)
599 {
600         unsigned long flags;
601
602         if (!vmx->host_state.loaded)
603                 return;
604
605         ++vmx->vcpu.stat.host_state_reload;
606         vmx->host_state.loaded = 0;
607         if (vmx->host_state.fs_reload_needed)
608                 kvm_load_fs(vmx->host_state.fs_sel);
609         if (vmx->host_state.gs_ldt_reload_needed) {
610                 kvm_load_ldt(vmx->host_state.ldt_sel);
611                 /*
612                  * If we have to reload gs, we must take care to
613                  * preserve our gs base.
614                  */
615                 local_irq_save(flags);
616                 kvm_load_gs(vmx->host_state.gs_sel);
617 #ifdef CONFIG_X86_64
618                 wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
619 #endif
620                 local_irq_restore(flags);
621         }
622         reload_tss();
623         save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
624         load_msrs(vmx->host_msrs, vmx->save_nmsrs);
625         reload_host_efer(vmx);
626 }
627
628 static void vmx_load_host_state(struct vcpu_vmx *vmx)
629 {
630         preempt_disable();
631         __vmx_load_host_state(vmx);
632         preempt_enable();
633 }
634
635 /*
636  * Switches to specified vcpu, until a matching vcpu_put(), but assumes
637  * vcpu mutex is already taken.
638  */
639 static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
640 {
641         struct vcpu_vmx *vmx = to_vmx(vcpu);
642         u64 phys_addr = __pa(vmx->vmcs);
643         u64 tsc_this, delta, new_offset;
644
645         if (vcpu->cpu != cpu) {
646                 vcpu_clear(vmx);
647                 kvm_migrate_timers(vcpu);
648                 vpid_sync_vcpu_all(vmx);
649                 local_irq_disable();
650                 list_add(&vmx->local_vcpus_link,
651                          &per_cpu(vcpus_on_cpu, cpu));
652                 local_irq_enable();
653         }
654
655         if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
656                 u8 error;
657
658                 per_cpu(current_vmcs, cpu) = vmx->vmcs;
659                 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
660                               : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
661                               : "cc");
662                 if (error)
663                         printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
664                                vmx->vmcs, phys_addr);
665         }
666
667         if (vcpu->cpu != cpu) {
668                 struct descriptor_table dt;
669                 unsigned long sysenter_esp;
670
671                 vcpu->cpu = cpu;
672                 /*
673                  * Linux uses per-cpu TSS and GDT, so set these when switching
674                  * processors.
675                  */
676                 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
677                 kvm_get_gdt(&dt);
678                 vmcs_writel(HOST_GDTR_BASE, dt.base);   /* 22.2.4 */
679
680                 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
681                 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
682
683                 /*
684                  * Make sure the time stamp counter is monotonous.
685                  */
686                 rdtscll(tsc_this);
687                 if (tsc_this < vcpu->arch.host_tsc) {
688                         delta = vcpu->arch.host_tsc - tsc_this;
689                         new_offset = vmcs_read64(TSC_OFFSET) + delta;
690                         vmcs_write64(TSC_OFFSET, new_offset);
691                 }
692         }
693 }
694
695 static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
696 {
697         __vmx_load_host_state(to_vmx(vcpu));
698 }
699
700 static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
701 {
702         if (vcpu->fpu_active)
703                 return;
704         vcpu->fpu_active = 1;
705         vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
706         if (vcpu->arch.cr0 & X86_CR0_TS)
707                 vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
708         update_exception_bitmap(vcpu);
709 }
710
711 static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
712 {
713         if (!vcpu->fpu_active)
714                 return;
715         vcpu->fpu_active = 0;
716         vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
717         update_exception_bitmap(vcpu);
718 }
719
720 static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
721 {
722         return vmcs_readl(GUEST_RFLAGS);
723 }
724
725 static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
726 {
727         if (vcpu->arch.rmode.active)
728                 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
729         vmcs_writel(GUEST_RFLAGS, rflags);
730 }
731
732 static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
733 {
734         unsigned long rip;
735         u32 interruptibility;
736
737         rip = kvm_rip_read(vcpu);
738         rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
739         kvm_rip_write(vcpu, rip);
740
741         /*
742          * We emulated an instruction, so temporary interrupt blocking
743          * should be removed, if set.
744          */
745         interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
746         if (interruptibility & 3)
747                 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
748                              interruptibility & ~3);
749         vcpu->arch.interrupt_window_open = 1;
750 }
751
752 static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
753                                 bool has_error_code, u32 error_code)
754 {
755         struct vcpu_vmx *vmx = to_vmx(vcpu);
756         u32 intr_info = nr | INTR_INFO_VALID_MASK;
757
758         if (has_error_code) {
759                 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
760                 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
761         }
762
763         if (vcpu->arch.rmode.active) {
764                 vmx->rmode.irq.pending = true;
765                 vmx->rmode.irq.vector = nr;
766                 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
767                 if (nr == BP_VECTOR || nr == OF_VECTOR)
768                         vmx->rmode.irq.rip++;
769                 intr_info |= INTR_TYPE_SOFT_INTR;
770                 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
771                 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
772                 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
773                 return;
774         }
775
776         if (nr == BP_VECTOR || nr == OF_VECTOR) {
777                 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
778                 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
779         } else
780                 intr_info |= INTR_TYPE_HARD_EXCEPTION;
781
782         vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
783 }
784
785 static bool vmx_exception_injected(struct kvm_vcpu *vcpu)
786 {
787         return false;
788 }
789
790 /*
791  * Swap MSR entry in host/guest MSR entry array.
792  */
793 #ifdef CONFIG_X86_64
794 static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
795 {
796         struct kvm_msr_entry tmp;
797
798         tmp = vmx->guest_msrs[to];
799         vmx->guest_msrs[to] = vmx->guest_msrs[from];
800         vmx->guest_msrs[from] = tmp;
801         tmp = vmx->host_msrs[to];
802         vmx->host_msrs[to] = vmx->host_msrs[from];
803         vmx->host_msrs[from] = tmp;
804 }
805 #endif
806
807 /*
808  * Set up the vmcs to automatically save and restore system
809  * msrs.  Don't touch the 64-bit msrs if the guest is in legacy
810  * mode, as fiddling with msrs is very expensive.
811  */
812 static void setup_msrs(struct vcpu_vmx *vmx)
813 {
814         int save_nmsrs;
815
816         vmx_load_host_state(vmx);
817         save_nmsrs = 0;
818 #ifdef CONFIG_X86_64
819         if (is_long_mode(&vmx->vcpu)) {
820                 int index;
821
822                 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
823                 if (index >= 0)
824                         move_msr_up(vmx, index, save_nmsrs++);
825                 index = __find_msr_index(vmx, MSR_LSTAR);
826                 if (index >= 0)
827                         move_msr_up(vmx, index, save_nmsrs++);
828                 index = __find_msr_index(vmx, MSR_CSTAR);
829                 if (index >= 0)
830                         move_msr_up(vmx, index, save_nmsrs++);
831                 index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
832                 if (index >= 0)
833                         move_msr_up(vmx, index, save_nmsrs++);
834                 /*
835                  * MSR_K6_STAR is only needed on long mode guests, and only
836                  * if efer.sce is enabled.
837                  */
838                 index = __find_msr_index(vmx, MSR_K6_STAR);
839                 if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
840                         move_msr_up(vmx, index, save_nmsrs++);
841         }
842 #endif
843         vmx->save_nmsrs = save_nmsrs;
844
845 #ifdef CONFIG_X86_64
846         vmx->msr_offset_kernel_gs_base =
847                 __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
848 #endif
849         vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
850 }
851
852 /*
853  * reads and returns guest's timestamp counter "register"
854  * guest_tsc = host_tsc + tsc_offset    -- 21.3
855  */
856 static u64 guest_read_tsc(void)
857 {
858         u64 host_tsc, tsc_offset;
859
860         rdtscll(host_tsc);
861         tsc_offset = vmcs_read64(TSC_OFFSET);
862         return host_tsc + tsc_offset;
863 }
864
865 /*
866  * writes 'guest_tsc' into guest's timestamp counter "register"
867  * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
868  */
869 static void guest_write_tsc(u64 guest_tsc, u64 host_tsc)
870 {
871         vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
872 }
873
874 /*
875  * Reads an msr value (of 'msr_index') into 'pdata'.
876  * Returns 0 on success, non-0 otherwise.
877  * Assumes vcpu_load() was already called.
878  */
879 static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
880 {
881         u64 data;
882         struct kvm_msr_entry *msr;
883
884         if (!pdata) {
885                 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
886                 return -EINVAL;
887         }
888
889         switch (msr_index) {
890 #ifdef CONFIG_X86_64
891         case MSR_FS_BASE:
892                 data = vmcs_readl(GUEST_FS_BASE);
893                 break;
894         case MSR_GS_BASE:
895                 data = vmcs_readl(GUEST_GS_BASE);
896                 break;
897         case MSR_EFER:
898                 return kvm_get_msr_common(vcpu, msr_index, pdata);
899 #endif
900         case MSR_IA32_TIME_STAMP_COUNTER:
901                 data = guest_read_tsc();
902                 break;
903         case MSR_IA32_SYSENTER_CS:
904                 data = vmcs_read32(GUEST_SYSENTER_CS);
905                 break;
906         case MSR_IA32_SYSENTER_EIP:
907                 data = vmcs_readl(GUEST_SYSENTER_EIP);
908                 break;
909         case MSR_IA32_SYSENTER_ESP:
910                 data = vmcs_readl(GUEST_SYSENTER_ESP);
911                 break;
912         default:
913                 vmx_load_host_state(to_vmx(vcpu));
914                 msr = find_msr_entry(to_vmx(vcpu), msr_index);
915                 if (msr) {
916                         data = msr->data;
917                         break;
918                 }
919                 return kvm_get_msr_common(vcpu, msr_index, pdata);
920         }
921
922         *pdata = data;
923         return 0;
924 }
925
926 /*
927  * Writes msr value into into the appropriate "register".
928  * Returns 0 on success, non-0 otherwise.
929  * Assumes vcpu_load() was already called.
930  */
931 static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
932 {
933         struct vcpu_vmx *vmx = to_vmx(vcpu);
934         struct kvm_msr_entry *msr;
935         u64 host_tsc;
936         int ret = 0;
937
938         switch (msr_index) {
939         case MSR_EFER:
940                 vmx_load_host_state(vmx);
941                 ret = kvm_set_msr_common(vcpu, msr_index, data);
942                 break;
943 #ifdef CONFIG_X86_64
944         case MSR_FS_BASE:
945                 vmcs_writel(GUEST_FS_BASE, data);
946                 break;
947         case MSR_GS_BASE:
948                 vmcs_writel(GUEST_GS_BASE, data);
949                 break;
950 #endif
951         case MSR_IA32_SYSENTER_CS:
952                 vmcs_write32(GUEST_SYSENTER_CS, data);
953                 break;
954         case MSR_IA32_SYSENTER_EIP:
955                 vmcs_writel(GUEST_SYSENTER_EIP, data);
956                 break;
957         case MSR_IA32_SYSENTER_ESP:
958                 vmcs_writel(GUEST_SYSENTER_ESP, data);
959                 break;
960         case MSR_IA32_TIME_STAMP_COUNTER:
961                 rdtscll(host_tsc);
962                 guest_write_tsc(data, host_tsc);
963                 break;
964         case MSR_P6_PERFCTR0:
965         case MSR_P6_PERFCTR1:
966         case MSR_P6_EVNTSEL0:
967         case MSR_P6_EVNTSEL1:
968                 /*
969                  * Just discard all writes to the performance counters; this
970                  * should keep both older linux and windows 64-bit guests
971                  * happy
972                  */
973                 pr_unimpl(vcpu, "unimplemented perfctr wrmsr: 0x%x data 0x%llx\n", msr_index, data);
974
975                 break;
976         case MSR_IA32_CR_PAT:
977                 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
978                         vmcs_write64(GUEST_IA32_PAT, data);
979                         vcpu->arch.pat = data;
980                         break;
981                 }
982                 /* Otherwise falls through to kvm_set_msr_common */
983         default:
984                 vmx_load_host_state(vmx);
985                 msr = find_msr_entry(vmx, msr_index);
986                 if (msr) {
987                         msr->data = data;
988                         break;
989                 }
990                 ret = kvm_set_msr_common(vcpu, msr_index, data);
991         }
992
993         return ret;
994 }
995
996 static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
997 {
998         __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
999         switch (reg) {
1000         case VCPU_REGS_RSP:
1001                 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
1002                 break;
1003         case VCPU_REGS_RIP:
1004                 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
1005                 break;
1006         default:
1007                 break;
1008         }
1009 }
1010
1011 static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
1012 {
1013         int old_debug = vcpu->guest_debug;
1014         unsigned long flags;
1015
1016         vcpu->guest_debug = dbg->control;
1017         if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
1018                 vcpu->guest_debug = 0;
1019
1020         if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1021                 vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
1022         else
1023                 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
1024
1025         flags = vmcs_readl(GUEST_RFLAGS);
1026         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
1027                 flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
1028         else if (old_debug & KVM_GUESTDBG_SINGLESTEP)
1029                 flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
1030         vmcs_writel(GUEST_RFLAGS, flags);
1031
1032         update_exception_bitmap(vcpu);
1033
1034         return 0;
1035 }
1036
1037 static int vmx_get_irq(struct kvm_vcpu *vcpu)
1038 {
1039         if (!vcpu->arch.interrupt.pending)
1040                 return -1;
1041         return vcpu->arch.interrupt.nr;
1042 }
1043
1044 static __init int cpu_has_kvm_support(void)
1045 {
1046         return cpu_has_vmx();
1047 }
1048
1049 static __init int vmx_disabled_by_bios(void)
1050 {
1051         u64 msr;
1052
1053         rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
1054         return (msr & (FEATURE_CONTROL_LOCKED |
1055                        FEATURE_CONTROL_VMXON_ENABLED))
1056             == FEATURE_CONTROL_LOCKED;
1057         /* locked but not enabled */
1058 }
1059
1060 static void hardware_enable(void *garbage)
1061 {
1062         int cpu = raw_smp_processor_id();
1063         u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
1064         u64 old;
1065
1066         INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
1067         rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
1068         if ((old & (FEATURE_CONTROL_LOCKED |
1069                     FEATURE_CONTROL_VMXON_ENABLED))
1070             != (FEATURE_CONTROL_LOCKED |
1071                 FEATURE_CONTROL_VMXON_ENABLED))
1072                 /* enable and lock */
1073                 wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
1074                        FEATURE_CONTROL_LOCKED |
1075                        FEATURE_CONTROL_VMXON_ENABLED);
1076         write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
1077         asm volatile (ASM_VMX_VMXON_RAX
1078                       : : "a"(&phys_addr), "m"(phys_addr)
1079                       : "memory", "cc");
1080 }
1081
1082 static void vmclear_local_vcpus(void)
1083 {
1084         int cpu = raw_smp_processor_id();
1085         struct vcpu_vmx *vmx, *n;
1086
1087         list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
1088                                  local_vcpus_link)
1089                 __vcpu_clear(vmx);
1090 }
1091
1092
1093 /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
1094  * tricks.
1095  */
1096 static void kvm_cpu_vmxoff(void)
1097 {
1098         asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
1099         write_cr4(read_cr4() & ~X86_CR4_VMXE);
1100 }
1101
1102 static void hardware_disable(void *garbage)
1103 {
1104         vmclear_local_vcpus();
1105         kvm_cpu_vmxoff();
1106 }
1107
1108 static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
1109                                       u32 msr, u32 *result)
1110 {
1111         u32 vmx_msr_low, vmx_msr_high;
1112         u32 ctl = ctl_min | ctl_opt;
1113
1114         rdmsr(msr, vmx_msr_low, vmx_msr_high);
1115
1116         ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
1117         ctl |= vmx_msr_low;  /* bit == 1 in low word  ==> must be one  */
1118
1119         /* Ensure minimum (required) set of control bits are supported. */
1120         if (ctl_min & ~ctl)
1121                 return -EIO;
1122
1123         *result = ctl;
1124         return 0;
1125 }
1126
1127 static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
1128 {
1129         u32 vmx_msr_low, vmx_msr_high;
1130         u32 min, opt, min2, opt2;
1131         u32 _pin_based_exec_control = 0;
1132         u32 _cpu_based_exec_control = 0;
1133         u32 _cpu_based_2nd_exec_control = 0;
1134         u32 _vmexit_control = 0;
1135         u32 _vmentry_control = 0;
1136
1137         min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
1138         opt = PIN_BASED_VIRTUAL_NMIS;
1139         if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
1140                                 &_pin_based_exec_control) < 0)
1141                 return -EIO;
1142
1143         min = CPU_BASED_HLT_EXITING |
1144 #ifdef CONFIG_X86_64
1145               CPU_BASED_CR8_LOAD_EXITING |
1146               CPU_BASED_CR8_STORE_EXITING |
1147 #endif
1148               CPU_BASED_CR3_LOAD_EXITING |
1149               CPU_BASED_CR3_STORE_EXITING |
1150               CPU_BASED_USE_IO_BITMAPS |
1151               CPU_BASED_MOV_DR_EXITING |
1152               CPU_BASED_USE_TSC_OFFSETING |
1153               CPU_BASED_INVLPG_EXITING;
1154         opt = CPU_BASED_TPR_SHADOW |
1155               CPU_BASED_USE_MSR_BITMAPS |
1156               CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1157         if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
1158                                 &_cpu_based_exec_control) < 0)
1159                 return -EIO;
1160 #ifdef CONFIG_X86_64
1161         if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
1162                 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
1163                                            ~CPU_BASED_CR8_STORE_EXITING;
1164 #endif
1165         if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
1166                 min2 = 0;
1167                 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
1168                         SECONDARY_EXEC_WBINVD_EXITING |
1169                         SECONDARY_EXEC_ENABLE_VPID |
1170                         SECONDARY_EXEC_ENABLE_EPT;
1171                 if (adjust_vmx_controls(min2, opt2,
1172                                         MSR_IA32_VMX_PROCBASED_CTLS2,
1173                                         &_cpu_based_2nd_exec_control) < 0)
1174                         return -EIO;
1175         }
1176 #ifndef CONFIG_X86_64
1177         if (!(_cpu_based_2nd_exec_control &
1178                                 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
1179                 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
1180 #endif
1181         if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
1182                 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
1183                    enabled */
1184                 min &= ~(CPU_BASED_CR3_LOAD_EXITING |
1185                          CPU_BASED_CR3_STORE_EXITING |
1186                          CPU_BASED_INVLPG_EXITING);
1187                 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
1188                                         &_cpu_based_exec_control) < 0)
1189                         return -EIO;
1190                 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
1191                       vmx_capability.ept, vmx_capability.vpid);
1192         }
1193
1194         min = 0;
1195 #ifdef CONFIG_X86_64
1196         min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
1197 #endif
1198         opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
1199         if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
1200                                 &_vmexit_control) < 0)
1201                 return -EIO;
1202
1203         min = 0;
1204         opt = VM_ENTRY_LOAD_IA32_PAT;
1205         if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
1206                                 &_vmentry_control) < 0)
1207                 return -EIO;
1208
1209         rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
1210
1211         /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
1212         if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
1213                 return -EIO;
1214
1215 #ifdef CONFIG_X86_64
1216         /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
1217         if (vmx_msr_high & (1u<<16))
1218                 return -EIO;
1219 #endif
1220
1221         /* Require Write-Back (WB) memory type for VMCS accesses. */
1222         if (((vmx_msr_high >> 18) & 15) != 6)
1223                 return -EIO;
1224
1225         vmcs_conf->size = vmx_msr_high & 0x1fff;
1226         vmcs_conf->order = get_order(vmcs_config.size);
1227         vmcs_conf->revision_id = vmx_msr_low;
1228
1229         vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
1230         vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
1231         vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
1232         vmcs_conf->vmexit_ctrl         = _vmexit_control;
1233         vmcs_conf->vmentry_ctrl        = _vmentry_control;
1234
1235         return 0;
1236 }
1237
1238 static struct vmcs *alloc_vmcs_cpu(int cpu)
1239 {
1240         int node = cpu_to_node(cpu);
1241         struct page *pages;
1242         struct vmcs *vmcs;
1243
1244         pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
1245         if (!pages)
1246                 return NULL;
1247         vmcs = page_address(pages);
1248         memset(vmcs, 0, vmcs_config.size);
1249         vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
1250         return vmcs;
1251 }
1252
1253 static struct vmcs *alloc_vmcs(void)
1254 {
1255         return alloc_vmcs_cpu(raw_smp_processor_id());
1256 }
1257
1258 static void free_vmcs(struct vmcs *vmcs)
1259 {
1260         free_pages((unsigned long)vmcs, vmcs_config.order);
1261 }
1262
1263 static void free_kvm_area(void)
1264 {
1265         int cpu;
1266
1267         for_each_online_cpu(cpu)
1268                 free_vmcs(per_cpu(vmxarea, cpu));
1269 }
1270
1271 static __init int alloc_kvm_area(void)
1272 {
1273         int cpu;
1274
1275         for_each_online_cpu(cpu) {
1276                 struct vmcs *vmcs;
1277
1278                 vmcs = alloc_vmcs_cpu(cpu);
1279                 if (!vmcs) {
1280                         free_kvm_area();
1281                         return -ENOMEM;
1282                 }
1283
1284                 per_cpu(vmxarea, cpu) = vmcs;
1285         }
1286         return 0;
1287 }
1288
1289 static __init int hardware_setup(void)
1290 {
1291         if (setup_vmcs_config(&vmcs_config) < 0)
1292                 return -EIO;
1293
1294         if (boot_cpu_has(X86_FEATURE_NX))
1295                 kvm_enable_efer_bits(EFER_NX);
1296
1297         return alloc_kvm_area();
1298 }
1299
1300 static __exit void hardware_unsetup(void)
1301 {
1302         free_kvm_area();
1303 }
1304
1305 static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
1306 {
1307         struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1308
1309         if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
1310                 vmcs_write16(sf->selector, save->selector);
1311                 vmcs_writel(sf->base, save->base);
1312                 vmcs_write32(sf->limit, save->limit);
1313                 vmcs_write32(sf->ar_bytes, save->ar);
1314         } else {
1315                 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
1316                         << AR_DPL_SHIFT;
1317                 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
1318         }
1319 }
1320
1321 static void enter_pmode(struct kvm_vcpu *vcpu)
1322 {
1323         unsigned long flags;
1324         struct vcpu_vmx *vmx = to_vmx(vcpu);
1325
1326         vmx->emulation_required = 1;
1327         vcpu->arch.rmode.active = 0;
1328
1329         vmcs_writel(GUEST_TR_BASE, vcpu->arch.rmode.tr.base);
1330         vmcs_write32(GUEST_TR_LIMIT, vcpu->arch.rmode.tr.limit);
1331         vmcs_write32(GUEST_TR_AR_BYTES, vcpu->arch.rmode.tr.ar);
1332
1333         flags = vmcs_readl(GUEST_RFLAGS);
1334         flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
1335         flags |= (vcpu->arch.rmode.save_iopl << IOPL_SHIFT);
1336         vmcs_writel(GUEST_RFLAGS, flags);
1337
1338         vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
1339                         (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
1340
1341         update_exception_bitmap(vcpu);
1342
1343         if (emulate_invalid_guest_state)
1344                 return;
1345
1346         fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
1347         fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
1348         fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
1349         fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
1350
1351         vmcs_write16(GUEST_SS_SELECTOR, 0);
1352         vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
1353
1354         vmcs_write16(GUEST_CS_SELECTOR,
1355                      vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
1356         vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
1357 }
1358
1359 static gva_t rmode_tss_base(struct kvm *kvm)
1360 {
1361         if (!kvm->arch.tss_addr) {
1362                 gfn_t base_gfn = kvm->memslots[0].base_gfn +
1363                                  kvm->memslots[0].npages - 3;
1364                 return base_gfn << PAGE_SHIFT;
1365         }
1366         return kvm->arch.tss_addr;
1367 }
1368
1369 static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
1370 {
1371         struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1372
1373         save->selector = vmcs_read16(sf->selector);
1374         save->base = vmcs_readl(sf->base);
1375         save->limit = vmcs_read32(sf->limit);
1376         save->ar = vmcs_read32(sf->ar_bytes);
1377         vmcs_write16(sf->selector, save->base >> 4);
1378         vmcs_write32(sf->base, save->base & 0xfffff);
1379         vmcs_write32(sf->limit, 0xffff);
1380         vmcs_write32(sf->ar_bytes, 0xf3);
1381 }
1382
1383 static void enter_rmode(struct kvm_vcpu *vcpu)
1384 {
1385         unsigned long flags;
1386         struct vcpu_vmx *vmx = to_vmx(vcpu);
1387
1388         vmx->emulation_required = 1;
1389         vcpu->arch.rmode.active = 1;
1390
1391         vcpu->arch.rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
1392         vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
1393
1394         vcpu->arch.rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
1395         vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
1396
1397         vcpu->arch.rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
1398         vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
1399
1400         flags = vmcs_readl(GUEST_RFLAGS);
1401         vcpu->arch.rmode.save_iopl
1402                 = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1403
1404         flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
1405
1406         vmcs_writel(GUEST_RFLAGS, flags);
1407         vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
1408         update_exception_bitmap(vcpu);
1409
1410         if (emulate_invalid_guest_state)
1411                 goto continue_rmode;
1412
1413         vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
1414         vmcs_write32(GUEST_SS_LIMIT, 0xffff);
1415         vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
1416
1417         vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
1418         vmcs_write32(GUEST_CS_LIMIT, 0xffff);
1419         if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
1420                 vmcs_writel(GUEST_CS_BASE, 0xf0000);
1421         vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
1422
1423         fix_rmode_seg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
1424         fix_rmode_seg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
1425         fix_rmode_seg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
1426         fix_rmode_seg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
1427
1428 continue_rmode:
1429         kvm_mmu_reset_context(vcpu);
1430         init_rmode(vcpu->kvm);
1431 }
1432
1433 static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
1434 {
1435         struct vcpu_vmx *vmx = to_vmx(vcpu);
1436         struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
1437
1438         vcpu->arch.shadow_efer = efer;
1439         if (!msr)
1440                 return;
1441         if (efer & EFER_LMA) {
1442                 vmcs_write32(VM_ENTRY_CONTROLS,
1443                              vmcs_read32(VM_ENTRY_CONTROLS) |
1444                              VM_ENTRY_IA32E_MODE);
1445                 msr->data = efer;
1446         } else {
1447                 vmcs_write32(VM_ENTRY_CONTROLS,
1448                              vmcs_read32(VM_ENTRY_CONTROLS) &
1449                              ~VM_ENTRY_IA32E_MODE);
1450
1451                 msr->data = efer & ~EFER_LME;
1452         }
1453         setup_msrs(vmx);
1454 }
1455
1456 #ifdef CONFIG_X86_64
1457
1458 static void enter_lmode(struct kvm_vcpu *vcpu)
1459 {
1460         u32 guest_tr_ar;
1461
1462         guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
1463         if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
1464                 printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
1465                        __func__);
1466                 vmcs_write32(GUEST_TR_AR_BYTES,
1467                              (guest_tr_ar & ~AR_TYPE_MASK)
1468                              | AR_TYPE_BUSY_64_TSS);
1469         }
1470         vcpu->arch.shadow_efer |= EFER_LMA;
1471         vmx_set_efer(vcpu, vcpu->arch.shadow_efer);
1472 }
1473
1474 static void exit_lmode(struct kvm_vcpu *vcpu)
1475 {
1476         vcpu->arch.shadow_efer &= ~EFER_LMA;
1477
1478         vmcs_write32(VM_ENTRY_CONTROLS,
1479                      vmcs_read32(VM_ENTRY_CONTROLS)
1480                      & ~VM_ENTRY_IA32E_MODE);
1481 }
1482
1483 #endif
1484
1485 static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
1486 {
1487         vpid_sync_vcpu_all(to_vmx(vcpu));
1488         if (vm_need_ept())
1489                 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
1490 }
1491
1492 static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
1493 {
1494         vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
1495         vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
1496 }
1497
1498 static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
1499 {
1500         if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
1501                 if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
1502                         printk(KERN_ERR "EPT: Fail to load pdptrs!\n");
1503                         return;
1504                 }
1505                 vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
1506                 vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
1507                 vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
1508                 vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
1509         }
1510 }
1511
1512 static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1513
1514 static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
1515                                         unsigned long cr0,
1516                                         struct kvm_vcpu *vcpu)
1517 {
1518         if (!(cr0 & X86_CR0_PG)) {
1519                 /* From paging/starting to nonpaging */
1520                 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
1521                              vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
1522                              (CPU_BASED_CR3_LOAD_EXITING |
1523                               CPU_BASED_CR3_STORE_EXITING));
1524                 vcpu->arch.cr0 = cr0;
1525                 vmx_set_cr4(vcpu, vcpu->arch.cr4);
1526                 *hw_cr0 |= X86_CR0_PE | X86_CR0_PG;
1527                 *hw_cr0 &= ~X86_CR0_WP;
1528         } else if (!is_paging(vcpu)) {
1529                 /* From nonpaging to paging */
1530                 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
1531                              vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
1532                              ~(CPU_BASED_CR3_LOAD_EXITING |
1533                                CPU_BASED_CR3_STORE_EXITING));
1534                 vcpu->arch.cr0 = cr0;
1535                 vmx_set_cr4(vcpu, vcpu->arch.cr4);
1536                 if (!(vcpu->arch.cr0 & X86_CR0_WP))
1537                         *hw_cr0 &= ~X86_CR0_WP;
1538         }
1539 }
1540
1541 static void ept_update_paging_mode_cr4(unsigned long *hw_cr4,
1542                                         struct kvm_vcpu *vcpu)
1543 {
1544         if (!is_paging(vcpu)) {
1545                 *hw_cr4 &= ~X86_CR4_PAE;
1546                 *hw_cr4 |= X86_CR4_PSE;
1547         } else if (!(vcpu->arch.cr4 & X86_CR4_PAE))
1548                 *hw_cr4 &= ~X86_CR4_PAE;
1549 }
1550
1551 static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1552 {
1553         unsigned long hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) |
1554                                 KVM_VM_CR0_ALWAYS_ON;
1555
1556         vmx_fpu_deactivate(vcpu);
1557
1558         if (vcpu->arch.rmode.active && (cr0 & X86_CR0_PE))
1559                 enter_pmode(vcpu);
1560
1561         if (!vcpu->arch.rmode.active && !(cr0 & X86_CR0_PE))
1562                 enter_rmode(vcpu);
1563
1564 #ifdef CONFIG_X86_64
1565         if (vcpu->arch.shadow_efer & EFER_LME) {
1566                 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
1567                         enter_lmode(vcpu);
1568                 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
1569                         exit_lmode(vcpu);
1570         }
1571 #endif
1572
1573         if (vm_need_ept())
1574                 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
1575
1576         vmcs_writel(CR0_READ_SHADOW, cr0);
1577         vmcs_writel(GUEST_CR0, hw_cr0);
1578         vcpu->arch.cr0 = cr0;
1579
1580         if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
1581                 vmx_fpu_activate(vcpu);
1582 }
1583
1584 static u64 construct_eptp(unsigned long root_hpa)
1585 {
1586         u64 eptp;
1587
1588         /* TODO write the value reading from MSR */
1589         eptp = VMX_EPT_DEFAULT_MT |
1590                 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
1591         eptp |= (root_hpa & PAGE_MASK);
1592
1593         return eptp;
1594 }
1595
1596 static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
1597 {
1598         unsigned long guest_cr3;
1599         u64 eptp;
1600
1601         guest_cr3 = cr3;
1602         if (vm_need_ept()) {
1603                 eptp = construct_eptp(cr3);
1604                 vmcs_write64(EPT_POINTER, eptp);
1605                 ept_sync_context(eptp);
1606                 ept_load_pdptrs(vcpu);
1607                 guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
1608                         VMX_EPT_IDENTITY_PAGETABLE_ADDR;
1609         }
1610
1611         vmx_flush_tlb(vcpu);
1612         vmcs_writel(GUEST_CR3, guest_cr3);
1613         if (vcpu->arch.cr0 & X86_CR0_PE)
1614                 vmx_fpu_deactivate(vcpu);
1615 }
1616
1617 static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1618 {
1619         unsigned long hw_cr4 = cr4 | (vcpu->arch.rmode.active ?
1620                     KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
1621
1622         vcpu->arch.cr4 = cr4;
1623         if (vm_need_ept())
1624                 ept_update_paging_mode_cr4(&hw_cr4, vcpu);
1625
1626         vmcs_writel(CR4_READ_SHADOW, cr4);
1627         vmcs_writel(GUEST_CR4, hw_cr4);
1628 }
1629
1630 static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1631 {
1632         struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1633
1634         return vmcs_readl(sf->base);
1635 }
1636
1637 static void vmx_get_segment(struct kvm_vcpu *vcpu,
1638                             struct kvm_segment *var, int seg)
1639 {
1640         struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1641         u32 ar;
1642
1643         var->base = vmcs_readl(sf->base);
1644         var->limit = vmcs_read32(sf->limit);
1645         var->selector = vmcs_read16(sf->selector);
1646         ar = vmcs_read32(sf->ar_bytes);
1647         if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
1648                 ar = 0;
1649         var->type = ar & 15;
1650         var->s = (ar >> 4) & 1;
1651         var->dpl = (ar >> 5) & 3;
1652         var->present = (ar >> 7) & 1;
1653         var->avl = (ar >> 12) & 1;
1654         var->l = (ar >> 13) & 1;
1655         var->db = (ar >> 14) & 1;
1656         var->g = (ar >> 15) & 1;
1657         var->unusable = (ar >> 16) & 1;
1658 }
1659
1660 static int vmx_get_cpl(struct kvm_vcpu *vcpu)
1661 {
1662         struct kvm_segment kvm_seg;
1663
1664         if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
1665                 return 0;
1666
1667         if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
1668                 return 3;
1669
1670         vmx_get_segment(vcpu, &kvm_seg, VCPU_SREG_CS);
1671         return kvm_seg.selector & 3;
1672 }
1673
1674 static u32 vmx_segment_access_rights(struct kvm_segment *var)
1675 {
1676         u32 ar;
1677
1678         if (var->unusable)
1679                 ar = 1 << 16;
1680         else {
1681                 ar = var->type & 15;
1682                 ar |= (var->s & 1) << 4;
1683                 ar |= (var->dpl & 3) << 5;
1684                 ar |= (var->present & 1) << 7;
1685                 ar |= (var->avl & 1) << 12;
1686                 ar |= (var->l & 1) << 13;
1687                 ar |= (var->db & 1) << 14;
1688                 ar |= (var->g & 1) << 15;
1689         }
1690         if (ar == 0) /* a 0 value means unusable */
1691                 ar = AR_UNUSABLE_MASK;
1692
1693         return ar;
1694 }
1695
1696 static void vmx_set_segment(struct kvm_vcpu *vcpu,
1697                             struct kvm_segment *var, int seg)
1698 {
1699         struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1700         u32 ar;
1701
1702         if (vcpu->arch.rmode.active && seg == VCPU_SREG_TR) {
1703                 vcpu->arch.rmode.tr.selector = var->selector;
1704                 vcpu->arch.rmode.tr.base = var->base;
1705                 vcpu->arch.rmode.tr.limit = var->limit;
1706                 vcpu->arch.rmode.tr.ar = vmx_segment_access_rights(var);
1707                 return;
1708         }
1709         vmcs_writel(sf->base, var->base);
1710         vmcs_write32(sf->limit, var->limit);
1711         vmcs_write16(sf->selector, var->selector);
1712         if (vcpu->arch.rmode.active && var->s) {
1713                 /*
1714                  * Hack real-mode segments into vm86 compatibility.
1715                  */
1716                 if (var->base == 0xffff0000 && var->selector == 0xf000)
1717                         vmcs_writel(sf->base, 0xf0000);
1718                 ar = 0xf3;
1719         } else
1720                 ar = vmx_segment_access_rights(var);
1721         vmcs_write32(sf->ar_bytes, ar);
1722 }
1723
1724 static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
1725 {
1726         u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
1727
1728         *db = (ar >> 14) & 1;
1729         *l = (ar >> 13) & 1;
1730 }
1731
1732 static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1733 {
1734         dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
1735         dt->base = vmcs_readl(GUEST_IDTR_BASE);
1736 }
1737
1738 static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1739 {
1740         vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
1741         vmcs_writel(GUEST_IDTR_BASE, dt->base);
1742 }
1743
1744 static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1745 {
1746         dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
1747         dt->base = vmcs_readl(GUEST_GDTR_BASE);
1748 }
1749
1750 static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1751 {
1752         vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
1753         vmcs_writel(GUEST_GDTR_BASE, dt->base);
1754 }
1755
1756 static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
1757 {
1758         struct kvm_segment var;
1759         u32 ar;
1760
1761         vmx_get_segment(vcpu, &var, seg);
1762         ar = vmx_segment_access_rights(&var);
1763
1764         if (var.base != (var.selector << 4))
1765                 return false;
1766         if (var.limit != 0xffff)
1767                 return false;
1768         if (ar != 0xf3)
1769                 return false;
1770
1771         return true;
1772 }
1773
1774 static bool code_segment_valid(struct kvm_vcpu *vcpu)
1775 {
1776         struct kvm_segment cs;
1777         unsigned int cs_rpl;
1778
1779         vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
1780         cs_rpl = cs.selector & SELECTOR_RPL_MASK;
1781
1782         if (cs.unusable)
1783                 return false;
1784         if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
1785                 return false;
1786         if (!cs.s)
1787                 return false;
1788         if (cs.type & AR_TYPE_WRITEABLE_MASK) {
1789                 if (cs.dpl > cs_rpl)
1790                         return false;
1791         } else {
1792                 if (cs.dpl != cs_rpl)
1793                         return false;
1794         }
1795         if (!cs.present)
1796                 return false;
1797
1798         /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
1799         return true;
1800 }
1801
1802 static bool stack_segment_valid(struct kvm_vcpu *vcpu)
1803 {
1804         struct kvm_segment ss;
1805         unsigned int ss_rpl;
1806
1807         vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
1808         ss_rpl = ss.selector & SELECTOR_RPL_MASK;
1809
1810         if (ss.unusable)
1811                 return true;
1812         if (ss.type != 3 && ss.type != 7)
1813                 return false;
1814         if (!ss.s)
1815                 return false;
1816         if (ss.dpl != ss_rpl) /* DPL != RPL */
1817                 return false;
1818         if (!ss.present)
1819                 return false;
1820
1821         return true;
1822 }
1823
1824 static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
1825 {
1826         struct kvm_segment var;
1827         unsigned int rpl;
1828
1829         vmx_get_segment(vcpu, &var, seg);
1830         rpl = var.selector & SELECTOR_RPL_MASK;
1831
1832         if (var.unusable)
1833                 return true;
1834         if (!var.s)
1835                 return false;
1836         if (!var.present)
1837                 return false;
1838         if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
1839                 if (var.dpl < rpl) /* DPL < RPL */
1840                         return false;
1841         }
1842
1843         /* TODO: Add other members to kvm_segment_field to allow checking for other access
1844          * rights flags
1845          */
1846         return true;
1847 }
1848
1849 static bool tr_valid(struct kvm_vcpu *vcpu)
1850 {
1851         struct kvm_segment tr;
1852
1853         vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
1854
1855         if (tr.unusable)
1856                 return false;
1857         if (tr.selector & SELECTOR_TI_MASK)     /* TI = 1 */
1858                 return false;
1859         if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
1860                 return false;
1861         if (!tr.present)
1862                 return false;
1863
1864         return true;
1865 }
1866
1867 static bool ldtr_valid(struct kvm_vcpu *vcpu)
1868 {
1869         struct kvm_segment ldtr;
1870
1871         vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
1872
1873         if (ldtr.unusable)
1874                 return true;
1875         if (ldtr.selector & SELECTOR_TI_MASK)   /* TI = 1 */
1876                 return false;
1877         if (ldtr.type != 2)
1878                 return false;
1879         if (!ldtr.present)
1880                 return false;
1881
1882         return true;
1883 }
1884
1885 static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
1886 {
1887         struct kvm_segment cs, ss;
1888
1889         vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
1890         vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
1891
1892         return ((cs.selector & SELECTOR_RPL_MASK) ==
1893                  (ss.selector & SELECTOR_RPL_MASK));
1894 }
1895
1896 /*
1897  * Check if guest state is valid. Returns true if valid, false if
1898  * not.
1899  * We assume that registers are always usable
1900  */
1901 static bool guest_state_valid(struct kvm_vcpu *vcpu)
1902 {
1903         /* real mode guest state checks */
1904         if (!(vcpu->arch.cr0 & X86_CR0_PE)) {
1905                 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
1906                         return false;
1907                 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
1908                         return false;
1909                 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
1910                         return false;
1911                 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
1912                         return false;
1913                 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
1914                         return false;
1915                 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
1916                         return false;
1917         } else {
1918         /* protected mode guest state checks */
1919                 if (!cs_ss_rpl_check(vcpu))
1920                         return false;
1921                 if (!code_segment_valid(vcpu))
1922                         return false;
1923                 if (!stack_segment_valid(vcpu))
1924                         return false;
1925                 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
1926                         return false;
1927                 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
1928                         return false;
1929                 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
1930                         return false;
1931                 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
1932                         return false;
1933                 if (!tr_valid(vcpu))
1934                         return false;
1935                 if (!ldtr_valid(vcpu))
1936                         return false;
1937         }
1938         /* TODO:
1939          * - Add checks on RIP
1940          * - Add checks on RFLAGS
1941          */
1942
1943         return true;
1944 }
1945
1946 static int init_rmode_tss(struct kvm *kvm)
1947 {
1948         gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
1949         u16 data = 0;
1950         int ret = 0;
1951         int r;
1952
1953         r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
1954         if (r < 0)
1955                 goto out;
1956         data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
1957         r = kvm_write_guest_page(kvm, fn++, &data,
1958                         TSS_IOPB_BASE_OFFSET, sizeof(u16));
1959         if (r < 0)
1960                 goto out;
1961         r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
1962         if (r < 0)
1963                 goto out;
1964         r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
1965         if (r < 0)
1966                 goto out;
1967         data = ~0;
1968         r = kvm_write_guest_page(kvm, fn, &data,
1969                                  RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
1970                                  sizeof(u8));
1971         if (r < 0)
1972                 goto out;
1973
1974         ret = 1;
1975 out:
1976         return ret;
1977 }
1978
1979 static int init_rmode_identity_map(struct kvm *kvm)
1980 {
1981         int i, r, ret;
1982         pfn_t identity_map_pfn;
1983         u32 tmp;
1984
1985         if (!vm_need_ept())
1986                 return 1;
1987         if (unlikely(!kvm->arch.ept_identity_pagetable)) {
1988                 printk(KERN_ERR "EPT: identity-mapping pagetable "
1989                         "haven't been allocated!\n");
1990                 return 0;
1991         }
1992         if (likely(kvm->arch.ept_identity_pagetable_done))
1993                 return 1;
1994         ret = 0;
1995         identity_map_pfn = VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT;
1996         r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
1997         if (r < 0)
1998                 goto out;
1999         /* Set up identity-mapping pagetable for EPT in real mode */
2000         for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
2001                 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
2002                         _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
2003                 r = kvm_write_guest_page(kvm, identity_map_pfn,
2004                                 &tmp, i * sizeof(tmp), sizeof(tmp));
2005                 if (r < 0)
2006                         goto out;
2007         }
2008         kvm->arch.ept_identity_pagetable_done = true;
2009         ret = 1;
2010 out:
2011         return ret;
2012 }
2013
2014 static void seg_setup(int seg)
2015 {
2016         struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2017
2018         vmcs_write16(sf->selector, 0);
2019         vmcs_writel(sf->base, 0);
2020         vmcs_write32(sf->limit, 0xffff);
2021         vmcs_write32(sf->ar_bytes, 0xf3);
2022 }
2023
2024 static int alloc_apic_access_page(struct kvm *kvm)
2025 {
2026         struct kvm_userspace_memory_region kvm_userspace_mem;
2027         int r = 0;
2028
2029         down_write(&kvm->slots_lock);
2030         if (kvm->arch.apic_access_page)
2031                 goto out;
2032         kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
2033         kvm_userspace_mem.flags = 0;
2034         kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
2035         kvm_userspace_mem.memory_size = PAGE_SIZE;
2036         r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
2037         if (r)
2038                 goto out;
2039
2040         kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
2041 out:
2042         up_write(&kvm->slots_lock);
2043         return r;
2044 }
2045
2046 static int alloc_identity_pagetable(struct kvm *kvm)
2047 {
2048         struct kvm_userspace_memory_region kvm_userspace_mem;
2049         int r = 0;
2050
2051         down_write(&kvm->slots_lock);
2052         if (kvm->arch.ept_identity_pagetable)
2053                 goto out;
2054         kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
2055         kvm_userspace_mem.flags = 0;
2056         kvm_userspace_mem.guest_phys_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
2057         kvm_userspace_mem.memory_size = PAGE_SIZE;
2058         r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
2059         if (r)
2060                 goto out;
2061
2062         kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
2063                         VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT);
2064 out:
2065         up_write(&kvm->slots_lock);
2066         return r;
2067 }
2068
2069 static void allocate_vpid(struct vcpu_vmx *vmx)
2070 {
2071         int vpid;
2072
2073         vmx->vpid = 0;
2074         if (!enable_vpid || !cpu_has_vmx_vpid())
2075                 return;
2076         spin_lock(&vmx_vpid_lock);
2077         vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
2078         if (vpid < VMX_NR_VPIDS) {
2079                 vmx->vpid = vpid;
2080                 __set_bit(vpid, vmx_vpid_bitmap);
2081         }
2082         spin_unlock(&vmx_vpid_lock);
2083 }
2084
2085 static void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
2086 {
2087         int f = sizeof(unsigned long);
2088
2089         if (!cpu_has_vmx_msr_bitmap())
2090                 return;
2091
2092         /*
2093          * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
2094          * have the write-low and read-high bitmap offsets the wrong way round.
2095          * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
2096          */
2097         if (msr <= 0x1fff) {
2098                 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
2099                 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
2100         } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2101                 msr &= 0x1fff;
2102                 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
2103                 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
2104         }
2105 }
2106
2107 /*
2108  * Sets up the vmcs for emulated real mode.
2109  */
2110 static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
2111 {
2112         u32 host_sysenter_cs, msr_low, msr_high;
2113         u32 junk;
2114         u64 host_pat, tsc_this, tsc_base;
2115         unsigned long a;
2116         struct descriptor_table dt;
2117         int i;
2118         unsigned long kvm_vmx_return;
2119         u32 exec_control;
2120
2121         /* I/O */
2122         vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
2123         vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
2124
2125         if (cpu_has_vmx_msr_bitmap())
2126                 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap));
2127
2128         vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
2129
2130         /* Control */
2131         vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
2132                 vmcs_config.pin_based_exec_ctrl);
2133
2134         exec_control = vmcs_config.cpu_based_exec_ctrl;
2135         if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
2136                 exec_control &= ~CPU_BASED_TPR_SHADOW;
2137 #ifdef CONFIG_X86_64
2138                 exec_control |= CPU_BASED_CR8_STORE_EXITING |
2139                                 CPU_BASED_CR8_LOAD_EXITING;
2140 #endif
2141         }
2142         if (!vm_need_ept())
2143                 exec_control |= CPU_BASED_CR3_STORE_EXITING |
2144                                 CPU_BASED_CR3_LOAD_EXITING  |
2145                                 CPU_BASED_INVLPG_EXITING;
2146         vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
2147
2148         if (cpu_has_secondary_exec_ctrls()) {
2149                 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
2150                 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
2151                         exec_control &=
2152                                 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2153                 if (vmx->vpid == 0)
2154                         exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
2155                 if (!vm_need_ept())
2156                         exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
2157                 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
2158         }
2159
2160         vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
2161         vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
2162         vmcs_write32(CR3_TARGET_COUNT, 0);           /* 22.2.1 */
2163
2164         vmcs_writel(HOST_CR0, read_cr0());  /* 22.2.3 */
2165         vmcs_writel(HOST_CR4, read_cr4());  /* 22.2.3, 22.2.5 */
2166         vmcs_writel(HOST_CR3, read_cr3());  /* 22.2.3  FIXME: shadow tables */
2167
2168         vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS);  /* 22.2.4 */
2169         vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
2170         vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
2171         vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs());    /* 22.2.4 */
2172         vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs());    /* 22.2.4 */
2173         vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
2174 #ifdef CONFIG_X86_64
2175         rdmsrl(MSR_FS_BASE, a);
2176         vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
2177         rdmsrl(MSR_GS_BASE, a);
2178         vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
2179 #else
2180         vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
2181         vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
2182 #endif
2183
2184         vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8);  /* 22.2.4 */
2185
2186         kvm_get_idt(&dt);
2187         vmcs_writel(HOST_IDTR_BASE, dt.base);   /* 22.2.4 */
2188
2189         asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
2190         vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
2191         vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
2192         vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
2193         vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
2194
2195         rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
2196         vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
2197         rdmsrl(MSR_IA32_SYSENTER_ESP, a);
2198         vmcs_writel(HOST_IA32_SYSENTER_ESP, a);   /* 22.2.3 */
2199         rdmsrl(MSR_IA32_SYSENTER_EIP, a);
2200         vmcs_writel(HOST_IA32_SYSENTER_EIP, a);   /* 22.2.3 */
2201
2202         if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
2203                 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
2204                 host_pat = msr_low | ((u64) msr_high << 32);
2205                 vmcs_write64(HOST_IA32_PAT, host_pat);
2206         }
2207         if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2208                 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
2209                 host_pat = msr_low | ((u64) msr_high << 32);
2210                 /* Write the default value follow host pat */
2211                 vmcs_write64(GUEST_IA32_PAT, host_pat);
2212                 /* Keep arch.pat sync with GUEST_IA32_PAT */
2213                 vmx->vcpu.arch.pat = host_pat;
2214         }
2215
2216         for (i = 0; i < NR_VMX_MSR; ++i) {
2217                 u32 index = vmx_msr_index[i];
2218                 u32 data_low, data_high;
2219                 u64 data;
2220                 int j = vmx->nmsrs;
2221
2222                 if (rdmsr_safe(index, &data_low, &data_high) < 0)
2223                         continue;
2224                 if (wrmsr_safe(index, data_low, data_high) < 0)
2225                         continue;
2226                 data = data_low | ((u64)data_high << 32);
2227                 vmx->host_msrs[j].index = index;
2228                 vmx->host_msrs[j].reserved = 0;
2229                 vmx->host_msrs[j].data = data;
2230                 vmx->guest_msrs[j] = vmx->host_msrs[j];
2231                 ++vmx->nmsrs;
2232         }
2233
2234         vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
2235
2236         /* 22.2.1, 20.8.1 */
2237         vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
2238
2239         vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
2240         vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
2241
2242         tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc;
2243         rdtscll(tsc_this);
2244         if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc)
2245                 tsc_base = tsc_this;
2246
2247         guest_write_tsc(0, tsc_base);
2248
2249         return 0;
2250 }
2251
2252 static int init_rmode(struct kvm *kvm)
2253 {
2254         if (!init_rmode_tss(kvm))
2255                 return 0;
2256         if (!init_rmode_identity_map(kvm))
2257                 return 0;
2258         return 1;
2259 }
2260
2261 static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
2262 {
2263         struct vcpu_vmx *vmx = to_vmx(vcpu);
2264         u64 msr;
2265         int ret;
2266
2267         vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
2268         down_read(&vcpu->kvm->slots_lock);
2269         if (!init_rmode(vmx->vcpu.kvm)) {
2270                 ret = -ENOMEM;
2271                 goto out;
2272         }
2273
2274         vmx->vcpu.arch.rmode.active = 0;
2275
2276         vmx->soft_vnmi_blocked = 0;
2277
2278         vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
2279         kvm_set_cr8(&vmx->vcpu, 0);
2280         msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
2281         if (vmx->vcpu.vcpu_id == 0)
2282                 msr |= MSR_IA32_APICBASE_BSP;
2283         kvm_set_apic_base(&vmx->vcpu, msr);
2284
2285         fx_init(&vmx->vcpu);
2286
2287         seg_setup(VCPU_SREG_CS);
2288         /*
2289          * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
2290          * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4.  Sigh.
2291          */
2292         if (vmx->vcpu.vcpu_id == 0) {
2293                 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
2294                 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
2295         } else {
2296                 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
2297                 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
2298         }
2299
2300         seg_setup(VCPU_SREG_DS);
2301         seg_setup(VCPU_SREG_ES);
2302         seg_setup(VCPU_SREG_FS);
2303         seg_setup(VCPU_SREG_GS);
2304         seg_setup(VCPU_SREG_SS);
2305
2306         vmcs_write16(GUEST_TR_SELECTOR, 0);
2307         vmcs_writel(GUEST_TR_BASE, 0);
2308         vmcs_write32(GUEST_TR_LIMIT, 0xffff);
2309         vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2310
2311         vmcs_write16(GUEST_LDTR_SELECTOR, 0);
2312         vmcs_writel(GUEST_LDTR_BASE, 0);
2313         vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
2314         vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
2315
2316         vmcs_write32(GUEST_SYSENTER_CS, 0);
2317         vmcs_writel(GUEST_SYSENTER_ESP, 0);
2318         vmcs_writel(GUEST_SYSENTER_EIP, 0);
2319
2320         vmcs_writel(GUEST_RFLAGS, 0x02);
2321         if (vmx->vcpu.vcpu_id == 0)
2322                 kvm_rip_write(vcpu, 0xfff0);
2323         else
2324                 kvm_rip_write(vcpu, 0);
2325         kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
2326
2327         vmcs_writel(GUEST_DR7, 0x400);
2328
2329         vmcs_writel(GUEST_GDTR_BASE, 0);
2330         vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
2331
2332         vmcs_writel(GUEST_IDTR_BASE, 0);
2333         vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
2334
2335         vmcs_write32(GUEST_ACTIVITY_STATE, 0);
2336         vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
2337         vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
2338
2339         /* Special registers */
2340         vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
2341
2342         setup_msrs(vmx);
2343
2344         vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);  /* 22.2.1 */
2345
2346         if (cpu_has_vmx_tpr_shadow()) {
2347                 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
2348                 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
2349                         vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
2350                                 page_to_phys(vmx->vcpu.arch.apic->regs_page));
2351                 vmcs_write32(TPR_THRESHOLD, 0);
2352         }
2353
2354         if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
2355                 vmcs_write64(APIC_ACCESS_ADDR,
2356                              page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
2357
2358         if (vmx->vpid != 0)
2359                 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
2360
2361         vmx->vcpu.arch.cr0 = 0x60000010;
2362         vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
2363         vmx_set_cr4(&vmx->vcpu, 0);
2364         vmx_set_efer(&vmx->vcpu, 0);
2365         vmx_fpu_activate(&vmx->vcpu);
2366         update_exception_bitmap(&vmx->vcpu);
2367
2368         vpid_sync_vcpu_all(vmx);
2369
2370         ret = 0;
2371
2372         /* HACK: Don't enable emulation on guest boot/reset */
2373         vmx->emulation_required = 0;
2374
2375 out:
2376         up_read(&vcpu->kvm->slots_lock);
2377         return ret;
2378 }
2379
2380 static void enable_irq_window(struct kvm_vcpu *vcpu)
2381 {
2382         u32 cpu_based_vm_exec_control;
2383
2384         cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2385         cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
2386         vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2387 }
2388
2389 static void enable_nmi_window(struct kvm_vcpu *vcpu)
2390 {
2391         u32 cpu_based_vm_exec_control;
2392
2393         if (!cpu_has_virtual_nmis()) {
2394                 enable_irq_window(vcpu);
2395                 return;
2396         }
2397
2398         cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2399         cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
2400         vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2401 }
2402
2403 static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
2404 {
2405         struct vcpu_vmx *vmx = to_vmx(vcpu);
2406
2407         KVMTRACE_1D(INJ_VIRQ, vcpu, (u32)irq, handler);
2408
2409         ++vcpu->stat.irq_injections;
2410         if (vcpu->arch.rmode.active) {
2411                 vmx->rmode.irq.pending = true;
2412                 vmx->rmode.irq.vector = irq;
2413                 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
2414                 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2415                              irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
2416                 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
2417                 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
2418                 return;
2419         }
2420         vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2421                         irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
2422 }
2423
2424 static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
2425 {
2426         struct vcpu_vmx *vmx = to_vmx(vcpu);
2427
2428         if (!cpu_has_virtual_nmis()) {
2429                 /*
2430                  * Tracking the NMI-blocked state in software is built upon
2431                  * finding the next open IRQ window. This, in turn, depends on
2432                  * well-behaving guests: They have to keep IRQs disabled at
2433                  * least as long as the NMI handler runs. Otherwise we may
2434                  * cause NMI nesting, maybe breaking the guest. But as this is
2435                  * highly unlikely, we can live with the residual risk.
2436                  */
2437                 vmx->soft_vnmi_blocked = 1;
2438                 vmx->vnmi_blocked_time = 0;
2439         }
2440
2441         ++vcpu->stat.nmi_injections;
2442         if (vcpu->arch.rmode.active) {
2443                 vmx->rmode.irq.pending = true;
2444                 vmx->rmode.irq.vector = NMI_VECTOR;
2445                 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
2446                 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2447                              NMI_VECTOR | INTR_TYPE_SOFT_INTR |
2448                              INTR_INFO_VALID_MASK);
2449                 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
2450                 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
2451                 return;
2452         }
2453         vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2454                         INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
2455 }
2456
2457 static void vmx_update_window_states(struct kvm_vcpu *vcpu)
2458 {
2459         u32 guest_intr = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2460
2461         vcpu->arch.nmi_window_open =
2462                 !(guest_intr & (GUEST_INTR_STATE_STI |
2463                                 GUEST_INTR_STATE_MOV_SS |
2464                                 GUEST_INTR_STATE_NMI));
2465         if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
2466                 vcpu->arch.nmi_window_open = 0;
2467
2468         vcpu->arch.interrupt_window_open =
2469                 ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
2470                  !(guest_intr & (GUEST_INTR_STATE_STI |
2471                                  GUEST_INTR_STATE_MOV_SS)));
2472 }
2473
2474 static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
2475 {
2476         int word_index = __ffs(vcpu->arch.irq_summary);
2477         int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
2478         int irq = word_index * BITS_PER_LONG + bit_index;
2479
2480         clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
2481         if (!vcpu->arch.irq_pending[word_index])
2482                 clear_bit(word_index, &vcpu->arch.irq_summary);
2483         kvm_queue_interrupt(vcpu, irq);
2484 }
2485
2486 static void do_interrupt_requests(struct kvm_vcpu *vcpu,
2487                                        struct kvm_run *kvm_run)
2488 {
2489         vmx_update_window_states(vcpu);
2490
2491         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
2492                 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
2493                                 GUEST_INTR_STATE_STI |
2494                                 GUEST_INTR_STATE_MOV_SS);
2495
2496         if (vcpu->arch.nmi_pending && !vcpu->arch.nmi_injected) {
2497                 if (vcpu->arch.interrupt.pending) {
2498                         enable_nmi_window(vcpu);
2499                 } else if (vcpu->arch.nmi_window_open) {
2500                         vcpu->arch.nmi_pending = false;
2501                         vcpu->arch.nmi_injected = true;
2502                 } else {
2503                         enable_nmi_window(vcpu);
2504                         return;
2505                 }
2506         }
2507         if (vcpu->arch.nmi_injected) {
2508                 vmx_inject_nmi(vcpu);
2509                 if (vcpu->arch.nmi_pending)
2510                         enable_nmi_window(vcpu);
2511                 else if (vcpu->arch.irq_summary
2512                          || kvm_run->request_interrupt_window)
2513                         enable_irq_window(vcpu);
2514                 return;
2515         }
2516
2517         if (vcpu->arch.interrupt_window_open) {
2518                 if (vcpu->arch.irq_summary && !vcpu->arch.interrupt.pending)
2519                         kvm_do_inject_irq(vcpu);
2520
2521                 if (vcpu->arch.interrupt.pending)
2522                         vmx_inject_irq(vcpu, vcpu->arch.interrupt.nr);
2523         }
2524         if (!vcpu->arch.interrupt_window_open &&
2525             (vcpu->arch.irq_summary || kvm_run->request_interrupt_window))
2526                 enable_irq_window(vcpu);
2527 }
2528
2529 static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
2530 {
2531         int ret;
2532         struct kvm_userspace_memory_region tss_mem = {
2533                 .slot = TSS_PRIVATE_MEMSLOT,
2534                 .guest_phys_addr = addr,
2535                 .memory_size = PAGE_SIZE * 3,
2536                 .flags = 0,
2537         };
2538
2539         ret = kvm_set_memory_region(kvm, &tss_mem, 0);
2540         if (ret)
2541                 return ret;
2542         kvm->arch.tss_addr = addr;
2543         return 0;
2544 }
2545
2546 static int handle_rmode_exception(struct kvm_vcpu *vcpu,
2547                                   int vec, u32 err_code)
2548 {
2549         /*
2550          * Instruction with address size override prefix opcode 0x67
2551          * Cause the #SS fault with 0 error code in VM86 mode.
2552          */
2553         if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
2554                 if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
2555                         return 1;
2556         /*
2557          * Forward all other exceptions that are valid in real mode.
2558          * FIXME: Breaks guest debugging in real mode, needs to be fixed with
2559          *        the required debugging infrastructure rework.
2560          */
2561         switch (vec) {
2562         case DB_VECTOR:
2563                 if (vcpu->guest_debug &
2564                     (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
2565                         return 0;
2566                 kvm_queue_exception(vcpu, vec);
2567                 return 1;
2568         case BP_VECTOR:
2569                 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
2570                         return 0;
2571                 /* fall through */
2572         case DE_VECTOR:
2573         case OF_VECTOR:
2574         case BR_VECTOR:
2575         case UD_VECTOR:
2576         case DF_VECTOR:
2577         case SS_VECTOR:
2578         case GP_VECTOR:
2579         case MF_VECTOR:
2580                 kvm_queue_exception(vcpu, vec);
2581                 return 1;
2582         }
2583         return 0;
2584 }
2585
2586 static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2587 {
2588         struct vcpu_vmx *vmx = to_vmx(vcpu);
2589         u32 intr_info, ex_no, error_code;
2590         unsigned long cr2, rip, dr6;
2591         u32 vect_info;
2592         enum emulation_result er;
2593
2594         vect_info = vmx->idt_vectoring_info;
2595         intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
2596
2597         if ((vect_info & VECTORING_INFO_VALID_MASK) &&
2598                                                 !is_page_fault(intr_info))
2599                 printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
2600                        "intr info 0x%x\n", __func__, vect_info, intr_info);
2601
2602         if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
2603                 int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
2604                 set_bit(irq, vcpu->arch.irq_pending);
2605                 set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
2606         }
2607
2608         if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
2609                 return 1;  /* already handled by vmx_vcpu_run() */
2610
2611         if (is_no_device(intr_info)) {
2612                 vmx_fpu_activate(vcpu);
2613                 return 1;
2614         }
2615
2616         if (is_invalid_opcode(intr_info)) {
2617                 er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
2618                 if (er != EMULATE_DONE)
2619                         kvm_queue_exception(vcpu, UD_VECTOR);
2620                 return 1;
2621         }
2622
2623         error_code = 0;
2624         rip = kvm_rip_read(vcpu);
2625         if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
2626                 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
2627         if (is_page_fault(intr_info)) {
2628                 /* EPT won't cause page fault directly */
2629                 if (vm_need_ept())
2630                         BUG();
2631                 cr2 = vmcs_readl(EXIT_QUALIFICATION);
2632                 KVMTRACE_3D(PAGE_FAULT, vcpu, error_code, (u32)cr2,
2633                             (u32)((u64)cr2 >> 32), handler);
2634                 if (vcpu->arch.interrupt.pending || vcpu->arch.exception.pending)
2635                         kvm_mmu_unprotect_page_virt(vcpu, cr2);
2636                 return kvm_mmu_page_fault(vcpu, cr2, error_code);
2637         }
2638
2639         if (vcpu->arch.rmode.active &&
2640             handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
2641                                                                 error_code)) {
2642                 if (vcpu->arch.halt_request) {
2643                         vcpu->arch.halt_request = 0;
2644                         return kvm_emulate_halt(vcpu);
2645                 }
2646                 return 1;
2647         }
2648
2649         ex_no = intr_info & INTR_INFO_VECTOR_MASK;
2650         switch (ex_no) {
2651         case DB_VECTOR:
2652                 dr6 = vmcs_readl(EXIT_QUALIFICATION);
2653                 if (!(vcpu->guest_debug &
2654                       (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
2655                         vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
2656                         kvm_queue_exception(vcpu, DB_VECTOR);
2657                         return 1;
2658                 }
2659                 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
2660                 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
2661                 /* fall through */
2662         case BP_VECTOR:
2663                 kvm_run->exit_reason = KVM_EXIT_DEBUG;
2664                 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
2665                 kvm_run->debug.arch.exception = ex_no;
2666                 break;
2667         default:
2668                 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
2669                 kvm_run->ex.exception = ex_no;
2670                 kvm_run->ex.error_code = error_code;
2671                 break;
2672         }
2673         return 0;
2674 }
2675
2676 static int handle_external_interrupt(struct kvm_vcpu *vcpu,
2677                                      struct kvm_run *kvm_run)
2678 {
2679         ++vcpu->stat.irq_exits;
2680         KVMTRACE_1D(INTR, vcpu, vmcs_read32(VM_EXIT_INTR_INFO), handler);
2681         return 1;
2682 }
2683
2684 static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2685 {
2686         kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
2687         return 0;
2688 }
2689
2690 static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2691 {
2692         unsigned long exit_qualification;
2693         int size, in, string;
2694         unsigned port;
2695
2696         ++vcpu->stat.io_exits;
2697         exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
2698         string = (exit_qualification & 16) != 0;
2699
2700         if (string) {
2701                 if (emulate_instruction(vcpu,
2702                                         kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
2703                         return 0;
2704                 return 1;
2705         }
2706
2707         size = (exit_qualification & 7) + 1;
2708         in = (exit_qualification & 8) != 0;
2709         port = exit_qualification >> 16;
2710
2711         skip_emulated_instruction(vcpu);
2712         return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
2713 }
2714
2715 static void
2716 vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
2717 {
2718         /*
2719          * Patch in the VMCALL instruction:
2720          */
2721         hypercall[0] = 0x0f;
2722         hypercall[1] = 0x01;
2723         hypercall[2] = 0xc1;
2724 }
2725
2726 static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2727 {
2728         unsigned long exit_qualification;
2729         int cr;
2730         int reg;
2731
2732         exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
2733         cr = exit_qualification & 15;
2734         reg = (exit_qualification >> 8) & 15;
2735         switch ((exit_qualification >> 4) & 3) {
2736         case 0: /* mov to cr */
2737                 KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr,
2738                             (u32)kvm_register_read(vcpu, reg),
2739                             (u32)((u64)kvm_register_read(vcpu, reg) >> 32),
2740                             handler);
2741                 switch (cr) {
2742                 case 0:
2743                         kvm_set_cr0(vcpu, kvm_register_read(vcpu, reg));
2744                         skip_emulated_instruction(vcpu);
2745                         return 1;
2746                 case 3:
2747                         kvm_set_cr3(vcpu, kvm_register_read(vcpu, reg));
2748                         skip_emulated_instruction(vcpu);
2749                         return 1;
2750                 case 4:
2751                         kvm_set_cr4(vcpu, kvm_register_read(vcpu, reg));
2752                         skip_emulated_instruction(vcpu);
2753                         return 1;
2754                 case 8:
2755                         kvm_set_cr8(vcpu, kvm_register_read(vcpu, reg));
2756                         skip_emulated_instruction(vcpu);
2757                         if (irqchip_in_kernel(vcpu->kvm))
2758                                 return 1;
2759                         kvm_run->exit_reason = KVM_EXIT_SET_TPR;
2760                         return 0;
2761                 };
2762                 break;
2763         case 2: /* clts */
2764                 vmx_fpu_deactivate(vcpu);
2765                 vcpu->arch.cr0 &= ~X86_CR0_TS;
2766                 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
2767                 vmx_fpu_activate(vcpu);
2768                 KVMTRACE_0D(CLTS, vcpu, handler);
2769                 skip_emulated_instruction(vcpu);
2770                 return 1;
2771         case 1: /*mov from cr*/
2772                 switch (cr) {
2773                 case 3:
2774                         kvm_register_write(vcpu, reg, vcpu->arch.cr3);
2775                         KVMTRACE_3D(CR_READ, vcpu, (u32)cr,
2776                                     (u32)kvm_register_read(vcpu, reg),
2777                                     (u32)((u64)kvm_register_read(vcpu, reg) >> 32),
2778                                     handler);
2779                         skip_emulated_instruction(vcpu);
2780                         return 1;
2781                 case 8:
2782                         kvm_register_write(vcpu, reg, kvm_get_cr8(vcpu));
2783                         KVMTRACE_2D(CR_READ, vcpu, (u32)cr,
2784                                     (u32)kvm_register_read(vcpu, reg), handler);
2785                         skip_emulated_instruction(vcpu);
2786                         return 1;
2787                 }
2788                 break;
2789         case 3: /* lmsw */
2790                 kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
2791
2792                 skip_emulated_instruction(vcpu);
2793                 return 1;
2794         default:
2795                 break;
2796         }
2797         kvm_run->exit_reason = 0;
2798         pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
2799                (int)(exit_qualification >> 4) & 3, cr);
2800         return 0;
2801 }
2802
2803 static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2804 {
2805         unsigned long exit_qualification;
2806         unsigned long val;
2807         int dr, reg;
2808
2809         dr = vmcs_readl(GUEST_DR7);
2810         if (dr & DR7_GD) {
2811                 /*
2812                  * As the vm-exit takes precedence over the debug trap, we
2813                  * need to emulate the latter, either for the host or the
2814                  * guest debugging itself.
2815                  */
2816                 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
2817                         kvm_run->debug.arch.dr6 = vcpu->arch.dr6;
2818                         kvm_run->debug.arch.dr7 = dr;
2819                         kvm_run->debug.arch.pc =
2820                                 vmcs_readl(GUEST_CS_BASE) +
2821                                 vmcs_readl(GUEST_RIP);
2822                         kvm_run->debug.arch.exception = DB_VECTOR;
2823                         kvm_run->exit_reason = KVM_EXIT_DEBUG;
2824                         return 0;
2825                 } else {
2826                         vcpu->arch.dr7 &= ~DR7_GD;
2827                         vcpu->arch.dr6 |= DR6_BD;
2828                         vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
2829                         kvm_queue_exception(vcpu, DB_VECTOR);
2830                         return 1;
2831                 }
2832         }
2833
2834         exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
2835         dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
2836         reg = DEBUG_REG_ACCESS_REG(exit_qualification);
2837         if (exit_qualification & TYPE_MOV_FROM_DR) {
2838                 switch (dr) {
2839                 case 0 ... 3:
2840                         val = vcpu->arch.db[dr];
2841                         break;
2842                 case 6:
2843                         val = vcpu->arch.dr6;
2844                         break;
2845                 case 7:
2846                         val = vcpu->arch.dr7;
2847                         break;
2848                 default:
2849                         val = 0;
2850                 }
2851                 kvm_register_write(vcpu, reg, val);
2852                 KVMTRACE_2D(DR_READ, vcpu, (u32)dr, (u32)val, handler);
2853         } else {
2854                 val = vcpu->arch.regs[reg];
2855                 switch (dr) {
2856                 case 0 ... 3:
2857                         vcpu->arch.db[dr] = val;
2858                         if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
2859                                 vcpu->arch.eff_db[dr] = val;
2860                         break;
2861                 case 4 ... 5:
2862                         if (vcpu->arch.cr4 & X86_CR4_DE)
2863                                 kvm_queue_exception(vcpu, UD_VECTOR);
2864                         break;
2865                 case 6:
2866                         if (val & 0xffffffff00000000ULL) {
2867                                 kvm_queue_exception(vcpu, GP_VECTOR);
2868                                 break;
2869                         }
2870                         vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
2871                         break;
2872                 case 7:
2873                         if (val & 0xffffffff00000000ULL) {
2874                                 kvm_queue_exception(vcpu, GP_VECTOR);
2875                                 break;
2876                         }
2877                         vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
2878                         if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
2879                                 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
2880                                 vcpu->arch.switch_db_regs =
2881                                         (val & DR7_BP_EN_MASK);
2882                         }
2883                         break;
2884                 }
2885                 KVMTRACE_2D(DR_WRITE, vcpu, (u32)dr, (u32)val, handler);
2886         }
2887         skip_emulated_instruction(vcpu);
2888         return 1;
2889 }
2890
2891 static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2892 {
2893         kvm_emulate_cpuid(vcpu);
2894         return 1;
2895 }
2896
2897 static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2898 {
2899         u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
2900         u64 data;
2901
2902         if (vmx_get_msr(vcpu, ecx, &data)) {
2903                 kvm_inject_gp(vcpu, 0);
2904                 return 1;
2905         }
2906
2907         KVMTRACE_3D(MSR_READ, vcpu, ecx, (u32)data, (u32)(data >> 32),
2908                     handler);
2909
2910         /* FIXME: handling of bits 32:63 of rax, rdx */
2911         vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
2912         vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
2913         skip_emulated_instruction(vcpu);
2914         return 1;
2915 }
2916
2917 static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2918 {
2919         u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
2920         u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
2921                 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
2922
2923         KVMTRACE_3D(MSR_WRITE, vcpu, ecx, (u32)data, (u32)(data >> 32),
2924                     handler);
2925
2926         if (vmx_set_msr(vcpu, ecx, data) != 0) {
2927                 kvm_inject_gp(vcpu, 0);
2928                 return 1;
2929         }
2930
2931         skip_emulated_instruction(vcpu);
2932         return 1;
2933 }
2934
2935 static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
2936                                       struct kvm_run *kvm_run)
2937 {
2938         return 1;
2939 }
2940
2941 static int handle_interrupt_window(struct kvm_vcpu *vcpu,
2942                                    struct kvm_run *kvm_run)
2943 {
2944         u32 cpu_based_vm_exec_control;
2945
2946         /* clear pending irq */
2947         cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2948         cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
2949         vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2950
2951         KVMTRACE_0D(PEND_INTR, vcpu, handler);
2952         ++vcpu->stat.irq_window_exits;
2953
2954         /*
2955          * If the user space waits to inject interrupts, exit as soon as
2956          * possible
2957          */
2958         if (kvm_run->request_interrupt_window &&
2959             !vcpu->arch.irq_summary) {
2960                 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
2961                 return 0;
2962         }
2963         return 1;
2964 }
2965
2966 static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2967 {
2968         skip_emulated_instruction(vcpu);
2969         return kvm_emulate_halt(vcpu);
2970 }
2971
2972 static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2973 {
2974         skip_emulated_instruction(vcpu);
2975         kvm_emulate_hypercall(vcpu);
2976         return 1;
2977 }
2978
2979 static int handle_invlpg(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2980 {
2981         u64 exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
2982
2983         kvm_mmu_invlpg(vcpu, exit_qualification);
2984         skip_emulated_instruction(vcpu);
2985         return 1;
2986 }
2987
2988 static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2989 {
2990         skip_emulated_instruction(vcpu);
2991         /* TODO: Add support for VT-d/pass-through device */
2992         return 1;
2993 }
2994
2995 static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2996 {
2997         u64 exit_qualification;
2998         enum emulation_result er;
2999         unsigned long offset;
3000
3001         exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
3002         offset = exit_qualification & 0xffful;
3003
3004         er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
3005
3006         if (er !=  EMULATE_DONE) {
3007                 printk(KERN_ERR
3008                        "Fail to handle apic access vmexit! Offset is 0x%lx\n",
3009                        offset);
3010                 return -ENOTSUPP;
3011         }
3012         return 1;
3013 }
3014
3015 static int handle_task_switch(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3016 {
3017         struct vcpu_vmx *vmx = to_vmx(vcpu);
3018         unsigned long exit_qualification;
3019         u16 tss_selector;
3020         int reason;
3021
3022         exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
3023
3024         reason = (u32)exit_qualification >> 30;
3025         if (reason == TASK_SWITCH_GATE && vmx->vcpu.arch.nmi_injected &&
3026             (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
3027             (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK)
3028             == INTR_TYPE_NMI_INTR) {
3029                 vcpu->arch.nmi_injected = false;
3030                 if (cpu_has_virtual_nmis())
3031                         vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
3032                                       GUEST_INTR_STATE_NMI);
3033         }
3034         tss_selector = exit_qualification;
3035
3036         if (!kvm_task_switch(vcpu, tss_selector, reason))
3037                 return 0;
3038
3039         /* clear all local breakpoint enable flags */
3040         vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
3041
3042         /*
3043          * TODO: What about debug traps on tss switch?
3044          *       Are we supposed to inject them and update dr6?
3045          */
3046
3047         return 1;
3048 }
3049
3050 static int handle_ept_violation(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3051 {
3052         u64 exit_qualification;
3053         gpa_t gpa;
3054         int gla_validity;
3055
3056         exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
3057
3058         if (exit_qualification & (1 << 6)) {
3059                 printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
3060                 return -ENOTSUPP;
3061         }
3062
3063         gla_validity = (exit_qualification >> 7) & 0x3;
3064         if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
3065                 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
3066                 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
3067                         (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
3068                         (long unsigned int)vmcs_read64(GUEST_LINEAR_ADDRESS));
3069                 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
3070                         (long unsigned int)exit_qualification);
3071                 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
3072                 kvm_run->hw.hardware_exit_reason = 0;
3073                 return -ENOTSUPP;
3074         }
3075
3076         gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
3077         return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
3078 }
3079
3080 static int handle_nmi_window(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3081 {
3082         u32 cpu_based_vm_exec_control;
3083
3084         /* clear pending NMI */
3085         cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3086         cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
3087         vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
3088         ++vcpu->stat.nmi_window_exits;
3089
3090         return 1;
3091 }
3092
3093 static void handle_invalid_guest_state(struct kvm_vcpu *vcpu,
3094                                 struct kvm_run *kvm_run)
3095 {
3096         struct vcpu_vmx *vmx = to_vmx(vcpu);
3097         enum emulation_result err = EMULATE_DONE;
3098
3099         preempt_enable();
3100         local_irq_enable();
3101
3102         while (!guest_state_valid(vcpu)) {
3103                 err = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
3104
3105                 if (err == EMULATE_DO_MMIO)
3106                         break;
3107
3108                 if (err != EMULATE_DONE) {
3109                         kvm_report_emulation_failure(vcpu, "emulation failure");
3110                         return;
3111                 }
3112
3113                 if (signal_pending(current))
3114                         break;
3115                 if (need_resched())
3116                         schedule();
3117         }
3118
3119         local_irq_disable();
3120         preempt_disable();
3121
3122         vmx->invalid_state_emulation_result = err;
3123 }
3124
3125 /*
3126  * The exit handlers return 1 if the exit was handled fully and guest execution
3127  * may resume.  Otherwise they set the kvm_run parameter to indicate what needs
3128  * to be done to userspace and return 0.
3129  */
3130 static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
3131                                       struct kvm_run *kvm_run) = {
3132         [EXIT_REASON_EXCEPTION_NMI]           = handle_exception,
3133         [EXIT_REASON_EXTERNAL_INTERRUPT]      = handle_external_interrupt,
3134         [EXIT_REASON_TRIPLE_FAULT]            = handle_triple_fault,
3135         [EXIT_REASON_NMI_WINDOW]              = handle_nmi_window,
3136         [EXIT_REASON_IO_INSTRUCTION]          = handle_io,
3137         [EXIT_REASON_CR_ACCESS]               = handle_cr,
3138         [EXIT_REASON_DR_ACCESS]               = handle_dr,
3139         [EXIT_REASON_CPUID]                   = handle_cpuid,
3140         [EXIT_REASON_MSR_READ]                = handle_rdmsr,
3141         [EXIT_REASON_MSR_WRITE]               = handle_wrmsr,
3142         [EXIT_REASON_PENDING_INTERRUPT]       = handle_interrupt_window,
3143         [EXIT_REASON_HLT]                     = handle_halt,
3144         [EXIT_REASON_INVLPG]                  = handle_invlpg,
3145         [EXIT_REASON_VMCALL]                  = handle_vmcall,
3146         [EXIT_REASON_TPR_BELOW_THRESHOLD]     = handle_tpr_below_threshold,
3147         [EXIT_REASON_APIC_ACCESS]             = handle_apic_access,
3148         [EXIT_REASON_WBINVD]                  = handle_wbinvd,
3149         [EXIT_REASON_TASK_SWITCH]             = handle_task_switch,
3150         [EXIT_REASON_EPT_VIOLATION]           = handle_ept_violation,
3151 };
3152
3153 static const int kvm_vmx_max_exit_handlers =
3154         ARRAY_SIZE(kvm_vmx_exit_handlers);
3155
3156 /*
3157  * The guest has exited.  See if we can fix it or if we need userspace
3158  * assistance.
3159  */
3160 static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
3161 {
3162         u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
3163         struct vcpu_vmx *vmx = to_vmx(vcpu);
3164         u32 vectoring_info = vmx->idt_vectoring_info;
3165
3166         KVMTRACE_3D(VMEXIT, vcpu, exit_reason, (u32)kvm_rip_read(vcpu),
3167                     (u32)((u64)kvm_rip_read(vcpu) >> 32), entryexit);
3168
3169         /* If we need to emulate an MMIO from handle_invalid_guest_state
3170          * we just return 0 */
3171         if (vmx->emulation_required && emulate_invalid_guest_state) {
3172                 if (guest_state_valid(vcpu))
3173                         vmx->emulation_required = 0;
3174                 return vmx->invalid_state_emulation_result != EMULATE_DO_MMIO;
3175         }
3176
3177         /* Access CR3 don't cause VMExit in paging mode, so we need
3178          * to sync with guest real CR3. */
3179         if (vm_need_ept() && is_paging(vcpu)) {
3180                 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3181                 ept_load_pdptrs(vcpu);
3182         }
3183
3184         if (unlikely(vmx->fail)) {
3185                 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
3186                 kvm_run->fail_entry.hardware_entry_failure_reason
3187                         = vmcs_read32(VM_INSTRUCTION_ERROR);
3188                 return 0;
3189         }
3190
3191         if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
3192                         (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
3193                         exit_reason != EXIT_REASON_EPT_VIOLATION &&
3194                         exit_reason != EXIT_REASON_TASK_SWITCH))
3195                 printk(KERN_WARNING "%s: unexpected, valid vectoring info "
3196                        "(0x%x) and exit reason is 0x%x\n",
3197                        __func__, vectoring_info, exit_reason);
3198
3199         if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
3200                 if (vcpu->arch.interrupt_window_open) {
3201                         vmx->soft_vnmi_blocked = 0;
3202                         vcpu->arch.nmi_window_open = 1;
3203                 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
3204                            vcpu->arch.nmi_pending) {
3205                         /*
3206                          * This CPU don't support us in finding the end of an
3207                          * NMI-blocked window if the guest runs with IRQs
3208                          * disabled. So we pull the trigger after 1 s of
3209                          * futile waiting, but inform the user about this.
3210                          */
3211                         printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
3212                                "state on VCPU %d after 1 s timeout\n",
3213                                __func__, vcpu->vcpu_id);
3214                         vmx->soft_vnmi_blocked = 0;
3215                         vmx->vcpu.arch.nmi_window_open = 1;
3216                 }
3217         }
3218
3219         if (exit_reason < kvm_vmx_max_exit_handlers
3220             && kvm_vmx_exit_handlers[exit_reason])
3221                 return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
3222         else {
3223                 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
3224                 kvm_run->hw.hardware_exit_reason = exit_reason;
3225         }
3226         return 0;
3227 }
3228
3229 static void update_tpr_threshold(struct kvm_vcpu *vcpu)
3230 {
3231         int max_irr, tpr;
3232
3233         if (!vm_need_tpr_shadow(vcpu->kvm))
3234                 return;
3235
3236         if (!kvm_lapic_enabled(vcpu) ||
3237             ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
3238                 vmcs_write32(TPR_THRESHOLD, 0);
3239                 return;
3240         }
3241
3242         tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
3243         vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
3244 }
3245
3246 static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
3247 {
3248         u32 exit_intr_info;
3249         u32 idt_vectoring_info;
3250         bool unblock_nmi;
3251         u8 vector;
3252         int type;
3253         bool idtv_info_valid;
3254         u32 error;
3255
3256         exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
3257         if (cpu_has_virtual_nmis()) {
3258                 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
3259                 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
3260                 /*
3261                  * SDM 3: 25.7.1.2
3262                  * Re-set bit "block by NMI" before VM entry if vmexit caused by
3263                  * a guest IRET fault.
3264                  */
3265                 if (unblock_nmi && vector != DF_VECTOR)
3266                         vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
3267                                       GUEST_INTR_STATE_NMI);
3268         } else if (unlikely(vmx->soft_vnmi_blocked))
3269                 vmx->vnmi_blocked_time +=
3270                         ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
3271
3272         idt_vectoring_info = vmx->idt_vectoring_info;
3273         idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
3274         vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
3275         type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
3276         if (vmx->vcpu.arch.nmi_injected) {
3277                 /*
3278                  * SDM 3: 25.7.1.2
3279                  * Clear bit "block by NMI" before VM entry if a NMI delivery
3280                  * faulted.
3281                  */
3282                 if (idtv_info_valid && type == INTR_TYPE_NMI_INTR)
3283                         vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
3284                                         GUEST_INTR_STATE_NMI);
3285                 else
3286                         vmx->vcpu.arch.nmi_injected = false;
3287         }
3288         kvm_clear_exception_queue(&vmx->vcpu);
3289         if (idtv_info_valid && (type == INTR_TYPE_HARD_EXCEPTION ||
3290                                 type == INTR_TYPE_SOFT_EXCEPTION)) {
3291                 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
3292                         error = vmcs_read32(IDT_VECTORING_ERROR_CODE);
3293                         kvm_queue_exception_e(&vmx->vcpu, vector, error);
3294                 } else
3295                         kvm_queue_exception(&vmx->vcpu, vector);
3296                 vmx->idt_vectoring_info = 0;
3297         }
3298         kvm_clear_interrupt_queue(&vmx->vcpu);
3299         if (idtv_info_valid && type == INTR_TYPE_EXT_INTR) {
3300                 kvm_queue_interrupt(&vmx->vcpu, vector);
3301                 vmx->idt_vectoring_info = 0;
3302         }
3303 }
3304
3305 static void vmx_intr_assist(struct kvm_vcpu *vcpu)
3306 {
3307         update_tpr_threshold(vcpu);
3308
3309         vmx_update_window_states(vcpu);
3310
3311         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
3312                 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
3313                                 GUEST_INTR_STATE_STI |
3314                                 GUEST_INTR_STATE_MOV_SS);
3315
3316         if (vcpu->arch.nmi_pending && !vcpu->arch.nmi_injected) {
3317                 if (vcpu->arch.interrupt.pending) {
3318                         enable_nmi_window(vcpu);
3319                 } else if (vcpu->arch.nmi_window_open) {
3320                         vcpu->arch.nmi_pending = false;
3321                         vcpu->arch.nmi_injected = true;
3322                 } else {
3323                         enable_nmi_window(vcpu);
3324                         return;
3325                 }
3326         }
3327         if (vcpu->arch.nmi_injected) {
3328                 vmx_inject_nmi(vcpu);
3329                 if (vcpu->arch.nmi_pending)
3330                         enable_nmi_window(vcpu);
3331                 else if (kvm_cpu_has_interrupt(vcpu))
3332                         enable_irq_window(vcpu);
3333                 return;
3334         }
3335         if (!vcpu->arch.interrupt.pending && kvm_cpu_has_interrupt(vcpu)) {
3336                 if (vcpu->arch.interrupt_window_open)
3337                         kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu));
3338                 else
3339                         enable_irq_window(vcpu);
3340         }
3341         if (vcpu->arch.interrupt.pending) {
3342                 vmx_inject_irq(vcpu, vcpu->arch.interrupt.nr);
3343                 if (kvm_cpu_has_interrupt(vcpu))
3344                         enable_irq_window(vcpu);
3345         }
3346 }
3347
3348 /*
3349  * Failure to inject an interrupt should give us the information
3350  * in IDT_VECTORING_INFO_FIELD.  However, if the failure occurs
3351  * when fetching the interrupt redirection bitmap in the real-mode
3352  * tss, this doesn't happen.  So we do it ourselves.
3353  */
3354 static void fixup_rmode_irq(struct vcpu_vmx *vmx)
3355 {
3356         vmx->rmode.irq.pending = 0;
3357         if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
3358                 return;
3359         kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
3360         if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
3361                 vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
3362                 vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
3363                 return;
3364         }
3365         vmx->idt_vectoring_info =
3366                 VECTORING_INFO_VALID_MASK
3367                 | INTR_TYPE_EXT_INTR
3368                 | vmx->rmode.irq.vector;
3369 }
3370
3371 #ifdef CONFIG_X86_64
3372 #define R "r"
3373 #define Q "q"
3374 #else
3375 #define R "e"
3376 #define Q "l"
3377 #endif
3378
3379 static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3380 {
3381         struct vcpu_vmx *vmx = to_vmx(vcpu);
3382         u32 intr_info;
3383
3384         /* Record the guest's net vcpu time for enforced NMI injections. */
3385         if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
3386                 vmx->entry_time = ktime_get();
3387
3388         /* Handle invalid guest state instead of entering VMX */
3389         if (vmx->emulation_required && emulate_invalid_guest_state) {
3390                 handle_invalid_guest_state(vcpu, kvm_run);
3391                 return;
3392         }
3393
3394         if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
3395                 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
3396         if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
3397                 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
3398
3399         /*
3400          * Loading guest fpu may have cleared host cr0.ts
3401          */
3402         vmcs_writel(HOST_CR0, read_cr0());
3403
3404         set_debugreg(vcpu->arch.dr6, 6);
3405
3406         asm(
3407                 /* Store host registers */
3408                 "push %%"R"dx; push %%"R"bp;"
3409                 "push %%"R"cx \n\t"
3410                 "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
3411                 "je 1f \n\t"
3412                 "mov %%"R"sp, %c[host_rsp](%0) \n\t"
3413                 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
3414                 "1: \n\t"
3415                 /* Check if vmlaunch of vmresume is needed */
3416                 "cmpl $0, %c[launched](%0) \n\t"
3417                 /* Load guest registers.  Don't clobber flags. */
3418                 "mov %c[cr2](%0), %%"R"ax \n\t"
3419                 "mov %%"R"ax, %%cr2 \n\t"
3420                 "mov %c[rax](%0), %%"R"ax \n\t"
3421                 "mov %c[rbx](%0), %%"R"bx \n\t"
3422                 "mov %c[rdx](%0), %%"R"dx \n\t"
3423                 "mov %c[rsi](%0), %%"R"si \n\t"
3424                 "mov %c[rdi](%0), %%"R"di \n\t"
3425                 "mov %c[rbp](%0), %%"R"bp \n\t"
3426 #ifdef CONFIG_X86_64
3427                 "mov %c[r8](%0),  %%r8  \n\t"
3428                 "mov %c[r9](%0),  %%r9  \n\t"
3429                 "mov %c[r10](%0), %%r10 \n\t"
3430                 "mov %c[r11](%0), %%r11 \n\t"
3431                 "mov %c[r12](%0), %%r12 \n\t"
3432                 "mov %c[r13](%0), %%r13 \n\t"
3433                 "mov %c[r14](%0), %%r14 \n\t"
3434                 "mov %c[r15](%0), %%r15 \n\t"
3435 #endif
3436                 "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
3437
3438                 /* Enter guest mode */
3439                 "jne .Llaunched \n\t"
3440                 __ex(ASM_VMX_VMLAUNCH) "\n\t"
3441                 "jmp .Lkvm_vmx_return \n\t"
3442                 ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
3443                 ".Lkvm_vmx_return: "
3444                 /* Save guest registers, load host registers, keep flags */
3445                 "xchg %0,     (%%"R"sp) \n\t"
3446                 "mov %%"R"ax, %c[rax](%0) \n\t"
3447                 "mov %%"R"bx, %c[rbx](%0) \n\t"
3448                 "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
3449                 "mov %%"R"dx, %c[rdx](%0) \n\t"
3450                 "mov %%"R"si, %c[rsi](%0) \n\t"
3451                 "mov %%"R"di, %c[rdi](%0) \n\t"
3452                 "mov %%"R"bp, %c[rbp](%0) \n\t"
3453 #ifdef CONFIG_X86_64
3454                 "mov %%r8,  %c[r8](%0) \n\t"
3455                 "mov %%r9,  %c[r9](%0) \n\t"
3456                 "mov %%r10, %c[r10](%0) \n\t"
3457                 "mov %%r11, %c[r11](%0) \n\t"
3458                 "mov %%r12, %c[r12](%0) \n\t"
3459                 "mov %%r13, %c[r13](%0) \n\t"
3460                 "mov %%r14, %c[r14](%0) \n\t"
3461                 "mov %%r15, %c[r15](%0) \n\t"
3462 #endif
3463                 "mov %%cr2, %%"R"ax   \n\t"
3464                 "mov %%"R"ax, %c[cr2](%0) \n\t"
3465
3466                 "pop  %%"R"bp; pop  %%"R"bp; pop  %%"R"dx \n\t"
3467                 "setbe %c[fail](%0) \n\t"
3468               : : "c"(vmx), "d"((unsigned long)HOST_RSP),
3469                 [launched]"i"(offsetof(struct vcpu_vmx, launched)),
3470                 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
3471                 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
3472                 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
3473                 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
3474                 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
3475                 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
3476                 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
3477                 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
3478                 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
3479 #ifdef CONFIG_X86_64
3480                 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
3481                 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
3482                 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
3483                 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
3484                 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
3485                 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
3486                 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
3487                 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
3488 #endif
3489                 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
3490               : "cc", "memory"
3491                 , R"bx", R"di", R"si"
3492 #ifdef CONFIG_X86_64
3493                 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
3494 #endif
3495               );
3496
3497         vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
3498         vcpu->arch.regs_dirty = 0;
3499
3500         get_debugreg(vcpu->arch.dr6, 6);
3501
3502         vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
3503         if (vmx->rmode.irq.pending)
3504                 fixup_rmode_irq(vmx);
3505
3506         vmx_update_window_states(vcpu);
3507
3508         asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
3509         vmx->launched = 1;
3510
3511         intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
3512
3513         /* We need to handle NMIs before interrupts are enabled */
3514         if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
3515             (intr_info & INTR_INFO_VALID_MASK)) {
3516                 KVMTRACE_0D(NMI, vcpu, handler);
3517                 asm("int $2");
3518         }
3519
3520         vmx_complete_interrupts(vmx);
3521 }
3522
3523 #undef R
3524 #undef Q
3525
3526 static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
3527 {
3528         struct vcpu_vmx *vmx = to_vmx(vcpu);
3529
3530         if (vmx->vmcs) {
3531                 vcpu_clear(vmx);
3532                 free_vmcs(vmx->vmcs);
3533                 vmx->vmcs = NULL;
3534         }
3535 }
3536
3537 static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
3538 {
3539         struct vcpu_vmx *vmx = to_vmx(vcpu);
3540
3541         spin_lock(&vmx_vpid_lock);
3542         if (vmx->vpid != 0)
3543                 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3544         spin_unlock(&vmx_vpid_lock);
3545         vmx_free_vmcs(vcpu);
3546         kfree(vmx->host_msrs);
3547         kfree(vmx->guest_msrs);
3548         kvm_vcpu_uninit(vcpu);
3549         kmem_cache_free(kvm_vcpu_cache, vmx);
3550 }
3551
3552 static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
3553 {
3554         int err;
3555         struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
3556         int cpu;
3557
3558         if (!vmx)
3559                 return ERR_PTR(-ENOMEM);
3560
3561         allocate_vpid(vmx);
3562
3563         err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
3564         if (err)
3565                 goto free_vcpu;
3566
3567         vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
3568         if (!vmx->guest_msrs) {
3569                 err = -ENOMEM;
3570                 goto uninit_vcpu;
3571         }
3572
3573         vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
3574         if (!vmx->host_msrs)
3575                 goto free_guest_msrs;
3576
3577         vmx->vmcs = alloc_vmcs();
3578         if (!vmx->vmcs)
3579                 goto free_msrs;
3580
3581         vmcs_clear(vmx->vmcs);
3582
3583         cpu = get_cpu();
3584         vmx_vcpu_load(&vmx->vcpu, cpu);
3585         err = vmx_vcpu_setup(vmx);
3586         vmx_vcpu_put(&vmx->vcpu);
3587         put_cpu();
3588         if (err)
3589                 goto free_vmcs;
3590         if (vm_need_virtualize_apic_accesses(kvm))
3591                 if (alloc_apic_access_page(kvm) != 0)
3592                         goto free_vmcs;
3593
3594         if (vm_need_ept())
3595                 if (alloc_identity_pagetable(kvm) != 0)
3596                         goto free_vmcs;
3597
3598         return &vmx->vcpu;
3599
3600 free_vmcs:
3601         free_vmcs(vmx->vmcs);
3602 free_msrs:
3603         kfree(vmx->host_msrs);
3604 free_guest_msrs:
3605         kfree(vmx->guest_msrs);
3606 uninit_vcpu:
3607         kvm_vcpu_uninit(&vmx->vcpu);
3608 free_vcpu:
3609         kmem_cache_free(kvm_vcpu_cache, vmx);
3610         return ERR_PTR(err);
3611 }
3612
3613 static void __init vmx_check_processor_compat(void *rtn)
3614 {
3615         struct vmcs_config vmcs_conf;
3616
3617         *(int *)rtn = 0;
3618         if (setup_vmcs_config(&vmcs_conf) < 0)
3619                 *(int *)rtn = -EIO;
3620         if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
3621                 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
3622                                 smp_processor_id());
3623                 *(int *)rtn = -EIO;
3624         }
3625 }
3626
3627 static int get_ept_level(void)
3628 {
3629         return VMX_EPT_DEFAULT_GAW + 1;
3630 }
3631
3632 static int vmx_get_mt_mask_shift(void)
3633 {
3634         return VMX_EPT_MT_EPTE_SHIFT;
3635 }
3636
3637 static struct kvm_x86_ops vmx_x86_ops = {
3638         .cpu_has_kvm_support = cpu_has_kvm_support,
3639         .disabled_by_bios = vmx_disabled_by_bios,
3640         .hardware_setup = hardware_setup,
3641         .hardware_unsetup = hardware_unsetup,
3642         .check_processor_compatibility = vmx_check_processor_compat,
3643         .hardware_enable = hardware_enable,
3644         .hardware_disable = hardware_disable,
3645         .cpu_has_accelerated_tpr = cpu_has_vmx_virtualize_apic_accesses,
3646
3647         .vcpu_create = vmx_create_vcpu,
3648         .vcpu_free = vmx_free_vcpu,
3649         .vcpu_reset = vmx_vcpu_reset,
3650
3651         .prepare_guest_switch = vmx_save_host_state,
3652         .vcpu_load = vmx_vcpu_load,
3653         .vcpu_put = vmx_vcpu_put,
3654
3655         .set_guest_debug = set_guest_debug,
3656         .get_msr = vmx_get_msr,
3657         .set_msr = vmx_set_msr,
3658         .get_segment_base = vmx_get_segment_base,
3659         .get_segment = vmx_get_segment,
3660         .set_segment = vmx_set_segment,
3661         .get_cpl = vmx_get_cpl,
3662         .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
3663         .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
3664         .set_cr0 = vmx_set_cr0,
3665         .set_cr3 = vmx_set_cr3,
3666         .set_cr4 = vmx_set_cr4,
3667         .set_efer = vmx_set_efer,
3668         .get_idt = vmx_get_idt,
3669         .set_idt = vmx_set_idt,
3670         .get_gdt = vmx_get_gdt,
3671         .set_gdt = vmx_set_gdt,
3672         .cache_reg = vmx_cache_reg,
3673         .get_rflags = vmx_get_rflags,
3674         .set_rflags = vmx_set_rflags,
3675
3676         .tlb_flush = vmx_flush_tlb,
3677
3678         .run = vmx_vcpu_run,
3679         .handle_exit = kvm_handle_exit,
3680         .skip_emulated_instruction = skip_emulated_instruction,
3681         .patch_hypercall = vmx_patch_hypercall,
3682         .get_irq = vmx_get_irq,
3683         .set_irq = vmx_inject_irq,
3684         .queue_exception = vmx_queue_exception,
3685         .exception_injected = vmx_exception_injected,
3686         .inject_pending_irq = vmx_intr_assist,
3687         .inject_pending_vectors = do_interrupt_requests,
3688
3689         .set_tss_addr = vmx_set_tss_addr,
3690         .get_tdp_level = get_ept_level,
3691         .get_mt_mask_shift = vmx_get_mt_mask_shift,
3692 };
3693
3694 static int __init vmx_init(void)
3695 {
3696         int r;
3697
3698         vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
3699         if (!vmx_io_bitmap_a)
3700                 return -ENOMEM;
3701
3702         vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
3703         if (!vmx_io_bitmap_b) {
3704                 r = -ENOMEM;
3705                 goto out;
3706         }
3707
3708         vmx_msr_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
3709         if (!vmx_msr_bitmap) {
3710                 r = -ENOMEM;
3711                 goto out1;
3712         }
3713
3714         /*
3715          * Allow direct access to the PC debug port (it is often used for I/O
3716          * delays, but the vmexits simply slow things down).
3717          */
3718         memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
3719         clear_bit(0x80, vmx_io_bitmap_a);
3720
3721         memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
3722
3723         memset(vmx_msr_bitmap, 0xff, PAGE_SIZE);
3724
3725         set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
3726
3727         r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
3728         if (r)
3729                 goto out2;
3730
3731         vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_FS_BASE);
3732         vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_GS_BASE);
3733         vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_CS);
3734         vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_ESP);
3735         vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_EIP);
3736
3737         if (vm_need_ept()) {
3738                 bypass_guest_pf = 0;
3739                 kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
3740                         VMX_EPT_WRITABLE_MASK);
3741                 kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
3742                                 VMX_EPT_EXECUTABLE_MASK,
3743                                 VMX_EPT_DEFAULT_MT << VMX_EPT_MT_EPTE_SHIFT);
3744                 kvm_enable_tdp();
3745         } else
3746                 kvm_disable_tdp();
3747
3748         if (bypass_guest_pf)
3749                 kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
3750
3751         ept_sync_global();
3752
3753         return 0;
3754
3755 out2:
3756         free_page((unsigned long)vmx_msr_bitmap);
3757 out1:
3758         free_page((unsigned long)vmx_io_bitmap_b);
3759 out:
3760         free_page((unsigned long)vmx_io_bitmap_a);
3761         return r;
3762 }
3763
3764 static void __exit vmx_exit(void)
3765 {
3766         free_page((unsigned long)vmx_msr_bitmap);
3767         free_page((unsigned long)vmx_io_bitmap_b);
3768         free_page((unsigned long)vmx_io_bitmap_a);
3769
3770         kvm_exit();
3771 }
3772
3773 module_init(vmx_init)
3774 module_exit(vmx_exit)