2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <linux/crc32.h>
26 #include <linux/kernel.h>
27 #include <linux/version.h>
28 #include <linux/module.h>
29 #include <linux/netdevice.h>
30 #include <linux/dma-mapping.h>
31 #include <linux/etherdevice.h>
32 #include <linux/ethtool.h>
33 #include <linux/pci.h>
36 #include <linux/tcp.h>
38 #include <linux/delay.h>
39 #include <linux/workqueue.h>
40 #include <linux/if_vlan.h>
41 #include <linux/prefetch.h>
42 #include <linux/debugfs.h>
43 #include <linux/mii.h>
47 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48 #define SKY2_VLAN_TAG_USED 1
53 #define DRV_NAME "sky2"
54 #define DRV_VERSION "1.21"
55 #define PFX DRV_NAME " "
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
63 #define RX_LE_SIZE 1024
64 #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
65 #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
66 #define RX_DEF_PENDING RX_MAX_PENDING
68 #define TX_RING_SIZE 512
69 #define TX_DEF_PENDING (TX_RING_SIZE - 1)
70 #define TX_MIN_PENDING 64
71 #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
73 #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
74 #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
75 #define TX_WATCHDOG (5 * HZ)
76 #define NAPI_WEIGHT 64
77 #define PHY_RETRIES 1000
79 #define SKY2_EEPROM_MAGIC 0x9955aabb
82 #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84 static const u32 default_msg =
85 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
87 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
89 static int debug = -1; /* defaults above */
90 module_param(debug, int, 0);
91 MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93 static int copybreak __read_mostly = 128;
94 module_param(copybreak, int, 0);
95 MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97 static int disable_msi = 0;
98 module_param(disable_msi, int, 0);
99 MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101 static const struct pci_device_id sky2_id_table[] = {
102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
142 MODULE_DEVICE_TABLE(pci, sky2_id_table);
144 /* Avoid conditionals by using array */
145 static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
146 static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
147 static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
149 /* This driver supports yukon2 chipset only */
150 static const char *yukon2_name[] = {
152 "EC Ultra", /* 0xb4 */
153 "Extreme", /* 0xb5 */
159 static void sky2_set_multicast(struct net_device *dev);
161 /* Access to PHY via serial interconnect */
162 static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
166 gma_write16(hw, port, GM_SMI_DATA, val);
167 gma_write16(hw, port, GM_SMI_CTRL,
168 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
170 for (i = 0; i < PHY_RETRIES; i++) {
171 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
175 if (!(ctrl & GM_SMI_CT_BUSY))
181 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
185 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
189 static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
193 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
194 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
196 for (i = 0; i < PHY_RETRIES; i++) {
197 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
201 if (ctrl & GM_SMI_CT_RD_VAL) {
202 *val = gma_read16(hw, port, GM_SMI_DATA);
209 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
212 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
216 static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
219 __gm_phy_read(hw, port, reg, &v);
224 static void sky2_power_on(struct sky2_hw *hw)
226 /* switch power to VCC (WA for VAUX problem) */
227 sky2_write8(hw, B0_POWER_CTRL,
228 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
230 /* disable Core Clock Division, */
231 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
233 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
234 /* enable bits are inverted */
235 sky2_write8(hw, B2_Y2_CLK_GATE,
236 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
237 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
238 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
240 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
242 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
245 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
247 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
248 /* set all bits to 0 except bits 15..12 and 8 */
249 reg &= P_ASPM_CONTROL_MSK;
250 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
252 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
253 /* set all bits to 0 except bits 28 & 27 */
254 reg &= P_CTL_TIM_VMAIN_AV_MSK;
255 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
257 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
259 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
260 reg = sky2_read32(hw, B2_GP_IO);
261 reg |= GLB_GPIO_STAT_RACE_DIS;
262 sky2_write32(hw, B2_GP_IO, reg);
264 sky2_read32(hw, B2_GP_IO);
268 static void sky2_power_aux(struct sky2_hw *hw)
270 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
271 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
273 /* enable bits are inverted */
274 sky2_write8(hw, B2_Y2_CLK_GATE,
275 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
276 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
277 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
279 /* switch power to VAUX */
280 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
281 sky2_write8(hw, B0_POWER_CTRL,
282 (PC_VAUX_ENA | PC_VCC_ENA |
283 PC_VAUX_ON | PC_VCC_OFF));
286 static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
293 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
294 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
298 reg = gma_read16(hw, port, GM_RX_CTRL);
299 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
300 gma_write16(hw, port, GM_RX_CTRL, reg);
303 /* flow control to advertise bits */
304 static const u16 copper_fc_adv[] = {
306 [FC_TX] = PHY_M_AN_ASP,
307 [FC_RX] = PHY_M_AN_PC,
308 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
311 /* flow control to advertise bits when using 1000BaseX */
312 static const u16 fiber_fc_adv[] = {
313 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
314 [FC_TX] = PHY_M_P_ASYM_MD_X,
315 [FC_RX] = PHY_M_P_SYM_MD_X,
316 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
319 /* flow control to GMA disable bits */
320 static const u16 gm_fc_disable[] = {
321 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
322 [FC_TX] = GM_GPCR_FC_RX_DIS,
323 [FC_RX] = GM_GPCR_FC_TX_DIS,
328 static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
330 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
331 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
333 if (sky2->autoneg == AUTONEG_ENABLE &&
334 !(hw->flags & SKY2_HW_NEWER_PHY)) {
335 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
337 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
339 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
341 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
342 if (hw->chip_id == CHIP_ID_YUKON_EC)
343 /* set downshift counter to 3x and enable downshift */
344 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
346 /* set master & slave downshift counter to 1x */
347 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
349 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
352 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
353 if (sky2_is_copper(hw)) {
354 if (!(hw->flags & SKY2_HW_GIGABIT)) {
355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
358 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
359 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
362 /* Enable Class A driver for FE+ A0 */
363 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
364 spec |= PHY_M_FESC_SEL_CL_A;
365 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
368 /* disable energy detect */
369 ctrl &= ~PHY_M_PC_EN_DET_MSK;
371 /* enable automatic crossover */
372 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
374 /* downshift on PHY 88E1112 and 88E1149 is changed */
375 if (sky2->autoneg == AUTONEG_ENABLE
376 && (hw->flags & SKY2_HW_NEWER_PHY)) {
377 /* set downshift counter to 3x and enable downshift */
378 ctrl &= ~PHY_M_PC_DSC_MSK;
379 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
383 /* workaround for deviation #4.88 (CRC errors) */
384 /* disable Automatic Crossover */
386 ctrl &= ~PHY_M_PC_MDIX_MSK;
389 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
391 /* special setup for PHY 88E1112 Fiber */
392 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
393 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
395 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
397 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
398 ctrl &= ~PHY_M_MAC_MD_MSK;
399 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
402 if (hw->pmd_type == 'P') {
403 /* select page 1 to access Fiber registers */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
406 /* for SFP-module set SIGDET polarity to low */
407 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
408 ctrl |= PHY_M_FIB_SIGD_POL;
409 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
420 if (sky2->autoneg == AUTONEG_ENABLE) {
421 if (sky2_is_copper(hw)) {
422 if (sky2->advertising & ADVERTISED_1000baseT_Full)
423 ct1000 |= PHY_M_1000C_AFD;
424 if (sky2->advertising & ADVERTISED_1000baseT_Half)
425 ct1000 |= PHY_M_1000C_AHD;
426 if (sky2->advertising & ADVERTISED_100baseT_Full)
427 adv |= PHY_M_AN_100_FD;
428 if (sky2->advertising & ADVERTISED_100baseT_Half)
429 adv |= PHY_M_AN_100_HD;
430 if (sky2->advertising & ADVERTISED_10baseT_Full)
431 adv |= PHY_M_AN_10_FD;
432 if (sky2->advertising & ADVERTISED_10baseT_Half)
433 adv |= PHY_M_AN_10_HD;
435 adv |= copper_fc_adv[sky2->flow_mode];
436 } else { /* special defines for FIBER (88E1040S only) */
437 if (sky2->advertising & ADVERTISED_1000baseT_Full)
438 adv |= PHY_M_AN_1000X_AFD;
439 if (sky2->advertising & ADVERTISED_1000baseT_Half)
440 adv |= PHY_M_AN_1000X_AHD;
442 adv |= fiber_fc_adv[sky2->flow_mode];
445 /* Restart Auto-negotiation */
446 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
448 /* forced speed/duplex settings */
449 ct1000 = PHY_M_1000C_MSE;
451 /* Disable auto update for duplex flow control and speed */
452 reg |= GM_GPCR_AU_ALL_DIS;
454 switch (sky2->speed) {
456 ctrl |= PHY_CT_SP1000;
457 reg |= GM_GPCR_SPEED_1000;
460 ctrl |= PHY_CT_SP100;
461 reg |= GM_GPCR_SPEED_100;
465 if (sky2->duplex == DUPLEX_FULL) {
466 reg |= GM_GPCR_DUP_FULL;
467 ctrl |= PHY_CT_DUP_MD;
468 } else if (sky2->speed < SPEED_1000)
469 sky2->flow_mode = FC_NONE;
472 reg |= gm_fc_disable[sky2->flow_mode];
474 /* Forward pause packets to GMAC? */
475 if (sky2->flow_mode & FC_RX)
476 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
478 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
481 gma_write16(hw, port, GM_GP_CTRL, reg);
483 if (hw->flags & SKY2_HW_GIGABIT)
484 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
486 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
487 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
489 /* Setup Phy LED's */
490 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
493 switch (hw->chip_id) {
494 case CHIP_ID_YUKON_FE:
495 /* on 88E3082 these bits are at 11..9 (shifted left) */
496 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
498 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
500 /* delete ACT LED control bits */
501 ctrl &= ~PHY_M_FELP_LED1_MSK;
502 /* change ACT LED control to blink mode */
503 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
504 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
507 case CHIP_ID_YUKON_FE_P:
508 /* Enable Link Partner Next Page */
509 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
510 ctrl |= PHY_M_PC_ENA_LIP_NP;
512 /* disable Energy Detect and enable scrambler */
513 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
514 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
516 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
517 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
518 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
519 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
521 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
524 case CHIP_ID_YUKON_XL:
525 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
527 /* select page 3 to access LED control register */
528 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
530 /* set LED Function Control register */
531 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
532 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
533 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
534 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
535 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
537 /* set Polarity Control register */
538 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
539 (PHY_M_POLC_LS1_P_MIX(4) |
540 PHY_M_POLC_IS0_P_MIX(4) |
541 PHY_M_POLC_LOS_CTRL(2) |
542 PHY_M_POLC_INIT_CTRL(2) |
543 PHY_M_POLC_STA1_CTRL(2) |
544 PHY_M_POLC_STA0_CTRL(2)));
546 /* restore page register */
547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
550 case CHIP_ID_YUKON_EC_U:
551 case CHIP_ID_YUKON_EX:
552 case CHIP_ID_YUKON_SUPR:
553 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
555 /* select page 3 to access LED control register */
556 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
558 /* set LED Function Control register */
559 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
560 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
561 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
562 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
563 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
565 /* set Blink Rate in LED Timer Control Register */
566 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
567 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
568 /* restore page register */
569 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
573 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
574 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
576 /* turn off the Rx LED (LED_RX) */
577 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
580 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
581 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
582 /* apply fixes in PHY AFE */
583 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
585 /* increase differential signal amplitude in 10BASE-T */
586 gm_phy_write(hw, port, 0x18, 0xaa99);
587 gm_phy_write(hw, port, 0x17, 0x2011);
589 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
590 gm_phy_write(hw, port, 0x18, 0xa204);
591 gm_phy_write(hw, port, 0x17, 0x2002);
593 /* set page register to 0 */
594 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
595 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
596 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
597 /* apply workaround for integrated resistors calibration */
598 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
599 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
600 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
601 /* no effect on Yukon-XL */
602 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
604 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
605 /* turn on 100 Mbps LED (LED_LINK100) */
606 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
610 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
614 /* Enable phy interrupt on auto-negotiation complete (or link up) */
615 if (sky2->autoneg == AUTONEG_ENABLE)
616 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
618 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
621 static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
624 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
625 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
627 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
628 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
629 /* Turn on/off phy power saving */
631 reg1 &= ~phy_power[port];
633 reg1 |= phy_power[port];
635 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
636 reg1 |= coma_mode[port];
638 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
639 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
640 sky2_pci_read32(hw, PCI_DEV_REG1);
645 /* Force a renegotiation */
646 static void sky2_phy_reinit(struct sky2_port *sky2)
648 spin_lock_bh(&sky2->phy_lock);
649 sky2_phy_init(sky2->hw, sky2->port);
650 spin_unlock_bh(&sky2->phy_lock);
653 /* Put device in state to listen for Wake On Lan */
654 static void sky2_wol_init(struct sky2_port *sky2)
656 struct sky2_hw *hw = sky2->hw;
657 unsigned port = sky2->port;
658 enum flow_control save_mode;
662 /* Bring hardware out of reset */
663 sky2_write16(hw, B0_CTST, CS_RST_CLR);
664 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
666 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
667 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
670 * sky2_reset will re-enable on resume
672 save_mode = sky2->flow_mode;
673 ctrl = sky2->advertising;
675 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
676 sky2->flow_mode = FC_NONE;
677 sky2_phy_power(hw, port, 1);
678 sky2_phy_reinit(sky2);
680 sky2->flow_mode = save_mode;
681 sky2->advertising = ctrl;
683 /* Set GMAC to no flow control and auto update for speed/duplex */
684 gma_write16(hw, port, GM_GP_CTRL,
685 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
686 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
688 /* Set WOL address */
689 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
690 sky2->netdev->dev_addr, ETH_ALEN);
692 /* Turn on appropriate WOL control bits */
693 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
695 if (sky2->wol & WAKE_PHY)
696 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
698 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
700 if (sky2->wol & WAKE_MAGIC)
701 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
703 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
705 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
706 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
708 /* Turn on legacy PCI-Express PME mode */
709 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
710 reg1 |= PCI_Y2_PME_LEGACY;
711 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
714 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
718 static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
720 struct net_device *dev = hw->dev[port];
722 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
723 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
724 hw->chip_id == CHIP_ID_YUKON_FE_P ||
725 hw->chip_id == CHIP_ID_YUKON_SUPR) {
726 /* Yukon-Extreme B0 and further Extreme devices */
727 /* enable Store & Forward mode for TX */
729 if (dev->mtu <= ETH_DATA_LEN)
730 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
731 TX_JUMBO_DIS | TX_STFW_ENA);
734 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
735 TX_JUMBO_ENA| TX_STFW_ENA);
737 if (dev->mtu <= ETH_DATA_LEN)
738 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
740 /* set Tx GMAC FIFO Almost Empty Threshold */
741 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
742 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
744 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
746 /* Can't do offload because of lack of store/forward */
747 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
752 static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
754 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
758 const u8 *addr = hw->dev[port]->dev_addr;
760 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
761 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
763 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
765 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
766 /* WA DEV_472 -- looks like crossed wires on port 2 */
767 /* clear GMAC 1 Control reset */
768 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
770 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
771 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
772 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
773 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
774 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
777 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
779 /* Enable Transmit FIFO Underrun */
780 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
782 spin_lock_bh(&sky2->phy_lock);
783 sky2_phy_init(hw, port);
784 spin_unlock_bh(&sky2->phy_lock);
787 reg = gma_read16(hw, port, GM_PHY_ADDR);
788 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
790 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
791 gma_read16(hw, port, i);
792 gma_write16(hw, port, GM_PHY_ADDR, reg);
794 /* transmit control */
795 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
797 /* receive control reg: unicast + multicast + no FCS */
798 gma_write16(hw, port, GM_RX_CTRL,
799 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
801 /* transmit flow control */
802 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
804 /* transmit parameter */
805 gma_write16(hw, port, GM_TX_PARAM,
806 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
807 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
808 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
809 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
811 /* serial mode register */
812 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
813 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
815 if (hw->dev[port]->mtu > ETH_DATA_LEN)
816 reg |= GM_SMOD_JUMBO_ENA;
818 gma_write16(hw, port, GM_SERIAL_MODE, reg);
820 /* virtual address for data */
821 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
823 /* physical address: used for pause frames */
824 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
826 /* ignore counter overflows */
827 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
828 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
829 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
831 /* Configure Rx MAC FIFO */
832 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
833 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
834 if (hw->chip_id == CHIP_ID_YUKON_EX ||
835 hw->chip_id == CHIP_ID_YUKON_FE_P)
836 rx_reg |= GMF_RX_OVER_ON;
838 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
840 if (hw->chip_id == CHIP_ID_YUKON_XL) {
841 /* Hardware errata - clear flush mask */
842 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
844 /* Flush Rx MAC FIFO on any flow control or error */
845 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
848 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
849 reg = RX_GMF_FL_THR_DEF + 1;
850 /* Another magic mystery workaround from sk98lin */
851 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
852 hw->chip_rev == CHIP_REV_YU_FE2_A0)
854 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
856 /* Configure Tx MAC FIFO */
857 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
858 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
860 /* On chips without ram buffer, pause is controled by MAC level */
861 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
862 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
863 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
865 sky2_set_tx_stfwd(hw, port);
868 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
869 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
870 /* disable dynamic watermark */
871 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
872 reg &= ~TX_DYN_WM_ENA;
873 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
877 /* Assign Ram Buffer allocation to queue */
878 static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
882 /* convert from K bytes to qwords used for hw register */
885 end = start + space - 1;
887 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
888 sky2_write32(hw, RB_ADDR(q, RB_START), start);
889 sky2_write32(hw, RB_ADDR(q, RB_END), end);
890 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
891 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
893 if (q == Q_R1 || q == Q_R2) {
894 u32 tp = space - space/4;
896 /* On receive queue's set the thresholds
897 * give receiver priority when > 3/4 full
898 * send pause when down to 2K
900 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
901 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
904 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
905 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
907 /* Enable store & forward on Tx queue's because
908 * Tx FIFO is only 1K on Yukon
910 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
913 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
914 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
917 /* Setup Bus Memory Interface */
918 static void sky2_qset(struct sky2_hw *hw, u16 q)
920 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
921 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
922 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
923 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
926 /* Setup prefetch unit registers. This is the interface between
927 * hardware and driver list elements
929 static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
932 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
933 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
934 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
935 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
936 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
937 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
939 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
942 static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
944 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
946 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
951 static void tx_init(struct sky2_port *sky2)
953 struct sky2_tx_le *le;
955 sky2->tx_prod = sky2->tx_cons = 0;
957 sky2->tx_last_mss = 0;
959 le = get_tx_le(sky2);
961 le->opcode = OP_ADDR64 | HW_OWNER;
964 static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
965 struct sky2_tx_le *le)
967 return sky2->tx_ring + (le - sky2->tx_le);
970 /* Update chip's next pointer */
971 static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
973 /* Make sure write' to descriptors are complete before we tell hardware */
975 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
977 /* Synchronize I/O on since next processor may write to tail */
982 static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
984 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
985 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
990 /* Build description to hardware for one receive segment */
991 static void sky2_rx_add(struct sky2_port *sky2, u8 op,
992 dma_addr_t map, unsigned len)
994 struct sky2_rx_le *le;
996 if (sizeof(dma_addr_t) > sizeof(u32)) {
997 le = sky2_next_rx(sky2);
998 le->addr = cpu_to_le32(upper_32_bits(map));
999 le->opcode = OP_ADDR64 | HW_OWNER;
1002 le = sky2_next_rx(sky2);
1003 le->addr = cpu_to_le32((u32) map);
1004 le->length = cpu_to_le16(len);
1005 le->opcode = op | HW_OWNER;
1008 /* Build description to hardware for one possibly fragmented skb */
1009 static void sky2_rx_submit(struct sky2_port *sky2,
1010 const struct rx_ring_info *re)
1014 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1016 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1017 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1021 static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1024 struct sk_buff *skb = re->skb;
1027 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1028 pci_unmap_len_set(re, data_size, size);
1030 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1031 re->frag_addr[i] = pci_map_page(pdev,
1032 skb_shinfo(skb)->frags[i].page,
1033 skb_shinfo(skb)->frags[i].page_offset,
1034 skb_shinfo(skb)->frags[i].size,
1035 PCI_DMA_FROMDEVICE);
1038 static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1040 struct sk_buff *skb = re->skb;
1043 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1044 PCI_DMA_FROMDEVICE);
1046 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1047 pci_unmap_page(pdev, re->frag_addr[i],
1048 skb_shinfo(skb)->frags[i].size,
1049 PCI_DMA_FROMDEVICE);
1052 /* Tell chip where to start receive checksum.
1053 * Actually has two checksums, but set both same to avoid possible byte
1056 static void rx_set_checksum(struct sky2_port *sky2)
1058 struct sky2_rx_le *le = sky2_next_rx(sky2);
1060 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1062 le->opcode = OP_TCPSTART | HW_OWNER;
1064 sky2_write32(sky2->hw,
1065 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1066 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1070 * The RX Stop command will not work for Yukon-2 if the BMU does not
1071 * reach the end of packet and since we can't make sure that we have
1072 * incoming data, we must reset the BMU while it is not doing a DMA
1073 * transfer. Since it is possible that the RX path is still active,
1074 * the RX RAM buffer will be stopped first, so any possible incoming
1075 * data will not trigger a DMA. After the RAM buffer is stopped, the
1076 * BMU is polled until any DMA in progress is ended and only then it
1079 static void sky2_rx_stop(struct sky2_port *sky2)
1081 struct sky2_hw *hw = sky2->hw;
1082 unsigned rxq = rxqaddr[sky2->port];
1085 /* disable the RAM Buffer receive queue */
1086 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1088 for (i = 0; i < 0xffff; i++)
1089 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1090 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1093 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1094 sky2->netdev->name);
1096 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1098 /* reset the Rx prefetch unit */
1099 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1103 /* Clean out receive buffer area, assumes receiver hardware stopped */
1104 static void sky2_rx_clean(struct sky2_port *sky2)
1108 memset(sky2->rx_le, 0, RX_LE_BYTES);
1109 for (i = 0; i < sky2->rx_pending; i++) {
1110 struct rx_ring_info *re = sky2->rx_ring + i;
1113 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1120 /* Basic MII support */
1121 static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1123 struct mii_ioctl_data *data = if_mii(ifr);
1124 struct sky2_port *sky2 = netdev_priv(dev);
1125 struct sky2_hw *hw = sky2->hw;
1126 int err = -EOPNOTSUPP;
1128 if (!netif_running(dev))
1129 return -ENODEV; /* Phy still in reset */
1133 data->phy_id = PHY_ADDR_MARV;
1139 spin_lock_bh(&sky2->phy_lock);
1140 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1141 spin_unlock_bh(&sky2->phy_lock);
1143 data->val_out = val;
1148 if (!capable(CAP_NET_ADMIN))
1151 spin_lock_bh(&sky2->phy_lock);
1152 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1154 spin_unlock_bh(&sky2->phy_lock);
1160 #ifdef SKY2_VLAN_TAG_USED
1161 static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1163 struct sky2_port *sky2 = netdev_priv(dev);
1164 struct sky2_hw *hw = sky2->hw;
1165 u16 port = sky2->port;
1167 netif_tx_lock_bh(dev);
1168 napi_disable(&hw->napi);
1172 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1174 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1177 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1179 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1183 sky2_read32(hw, B0_Y2_SP_LISR);
1184 napi_enable(&hw->napi);
1185 netif_tx_unlock_bh(dev);
1190 * Allocate an skb for receiving. If the MTU is large enough
1191 * make the skb non-linear with a fragment list of pages.
1193 static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1195 struct sk_buff *skb;
1198 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1199 unsigned char *start;
1201 * Workaround for a bug in FIFO that cause hang
1202 * if the FIFO if the receive buffer is not 64 byte aligned.
1203 * The buffer returned from netdev_alloc_skb is
1204 * aligned except if slab debugging is enabled.
1206 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
1209 start = PTR_ALIGN(skb->data, 8);
1210 skb_reserve(skb, start - skb->data);
1212 skb = netdev_alloc_skb(sky2->netdev,
1213 sky2->rx_data_size + NET_IP_ALIGN);
1216 skb_reserve(skb, NET_IP_ALIGN);
1219 for (i = 0; i < sky2->rx_nfrags; i++) {
1220 struct page *page = alloc_page(GFP_ATOMIC);
1224 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1234 static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1236 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1240 * Allocate and setup receiver buffer pool.
1241 * Normal case this ends up creating one list element for skb
1242 * in the receive ring. Worst case if using large MTU and each
1243 * allocation falls on a different 64 bit region, that results
1244 * in 6 list elements per ring entry.
1245 * One element is used for checksum enable/disable, and one
1246 * extra to avoid wrap.
1248 static int sky2_rx_start(struct sky2_port *sky2)
1250 struct sky2_hw *hw = sky2->hw;
1251 struct rx_ring_info *re;
1252 unsigned rxq = rxqaddr[sky2->port];
1253 unsigned i, size, thresh;
1255 sky2->rx_put = sky2->rx_next = 0;
1258 /* On PCI express lowering the watermark gives better performance */
1259 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1260 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1262 /* These chips have no ram buffer?
1263 * MAC Rx RAM Read is controlled by hardware */
1264 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1265 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1266 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
1267 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1269 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1271 if (!(hw->flags & SKY2_HW_NEW_LE))
1272 rx_set_checksum(sky2);
1274 /* Space needed for frame data + headers rounded up */
1275 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1277 /* Stopping point for hardware truncation */
1278 thresh = (size - 8) / sizeof(u32);
1280 sky2->rx_nfrags = size >> PAGE_SHIFT;
1281 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1283 /* Compute residue after pages */
1284 size -= sky2->rx_nfrags << PAGE_SHIFT;
1286 /* Optimize to handle small packets and headers */
1287 if (size < copybreak)
1289 if (size < ETH_HLEN)
1292 sky2->rx_data_size = size;
1295 for (i = 0; i < sky2->rx_pending; i++) {
1296 re = sky2->rx_ring + i;
1298 re->skb = sky2_rx_alloc(sky2);
1302 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1303 sky2_rx_submit(sky2, re);
1307 * The receiver hangs if it receives frames larger than the
1308 * packet buffer. As a workaround, truncate oversize frames, but
1309 * the register is limited to 9 bits, so if you do frames > 2052
1310 * you better get the MTU right!
1313 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1315 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1316 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1319 /* Tell chip about available buffers */
1320 sky2_rx_update(sky2, rxq);
1323 sky2_rx_clean(sky2);
1327 /* Bring up network interface. */
1328 static int sky2_up(struct net_device *dev)
1330 struct sky2_port *sky2 = netdev_priv(dev);
1331 struct sky2_hw *hw = sky2->hw;
1332 unsigned port = sky2->port;
1334 int cap, err = -ENOMEM;
1335 struct net_device *otherdev = hw->dev[sky2->port^1];
1338 * On dual port PCI-X card, there is an problem where status
1339 * can be received out of order due to split transactions
1341 if (otherdev && netif_running(otherdev) &&
1342 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1345 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1346 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1347 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1351 if (netif_msg_ifup(sky2))
1352 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1354 netif_carrier_off(dev);
1356 /* must be power of 2 */
1357 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1359 sizeof(struct sky2_tx_le),
1364 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1371 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1375 memset(sky2->rx_le, 0, RX_LE_BYTES);
1377 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1382 sky2_phy_power(hw, port, 1);
1384 sky2_mac_init(hw, port);
1386 /* Register is number of 4K blocks on internal RAM buffer. */
1387 ramsize = sky2_read8(hw, B2_E_0) * 4;
1391 hw->flags |= SKY2_HW_RAM_BUFFER;
1392 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1394 rxspace = ramsize / 2;
1396 rxspace = 8 + (2*(ramsize - 16))/3;
1398 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1399 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1401 /* Make sure SyncQ is disabled */
1402 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1406 sky2_qset(hw, txqaddr[port]);
1408 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1409 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1410 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1412 /* Set almost empty threshold */
1413 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1414 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1415 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1417 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1420 err = sky2_rx_start(sky2);
1424 /* Enable interrupts from phy/mac for port */
1425 imask = sky2_read32(hw, B0_IMSK);
1426 imask |= portirq_msk[port];
1427 sky2_write32(hw, B0_IMSK, imask);
1429 sky2_set_multicast(dev);
1434 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1435 sky2->rx_le, sky2->rx_le_map);
1439 pci_free_consistent(hw->pdev,
1440 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1441 sky2->tx_le, sky2->tx_le_map);
1444 kfree(sky2->tx_ring);
1445 kfree(sky2->rx_ring);
1447 sky2->tx_ring = NULL;
1448 sky2->rx_ring = NULL;
1452 /* Modular subtraction in ring */
1453 static inline int tx_dist(unsigned tail, unsigned head)
1455 return (head - tail) & (TX_RING_SIZE - 1);
1458 /* Number of list elements available for next tx */
1459 static inline int tx_avail(const struct sky2_port *sky2)
1461 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1464 /* Estimate of number of transmit list elements required */
1465 static unsigned tx_le_req(const struct sk_buff *skb)
1469 count = sizeof(dma_addr_t) / sizeof(u32);
1470 count += skb_shinfo(skb)->nr_frags * count;
1472 if (skb_is_gso(skb))
1475 if (skb->ip_summed == CHECKSUM_PARTIAL)
1482 * Put one packet in ring for transmit.
1483 * A single packet can generate multiple list elements, and
1484 * the number of ring elements will probably be less than the number
1485 * of list elements used.
1487 static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1489 struct sky2_port *sky2 = netdev_priv(dev);
1490 struct sky2_hw *hw = sky2->hw;
1491 struct sky2_tx_le *le = NULL;
1492 struct tx_ring_info *re;
1498 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1499 return NETDEV_TX_BUSY;
1501 if (unlikely(netif_msg_tx_queued(sky2)))
1502 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1503 dev->name, sky2->tx_prod, skb->len);
1505 len = skb_headlen(skb);
1506 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1508 /* Send high bits if needed */
1509 if (sizeof(dma_addr_t) > sizeof(u32)) {
1510 le = get_tx_le(sky2);
1511 le->addr = cpu_to_le32(upper_32_bits(mapping));
1512 le->opcode = OP_ADDR64 | HW_OWNER;
1515 /* Check for TCP Segmentation Offload */
1516 mss = skb_shinfo(skb)->gso_size;
1519 if (!(hw->flags & SKY2_HW_NEW_LE))
1520 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
1522 if (mss != sky2->tx_last_mss) {
1523 le = get_tx_le(sky2);
1524 le->addr = cpu_to_le32(mss);
1526 if (hw->flags & SKY2_HW_NEW_LE)
1527 le->opcode = OP_MSS | HW_OWNER;
1529 le->opcode = OP_LRGLEN | HW_OWNER;
1530 sky2->tx_last_mss = mss;
1535 #ifdef SKY2_VLAN_TAG_USED
1536 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1537 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1539 le = get_tx_le(sky2);
1541 le->opcode = OP_VLAN|HW_OWNER;
1543 le->opcode |= OP_VLAN;
1544 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1549 /* Handle TCP checksum offload */
1550 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1551 /* On Yukon EX (some versions) encoding change. */
1552 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1553 ctrl |= CALSUM; /* auto checksum */
1555 const unsigned offset = skb_transport_offset(skb);
1558 tcpsum = offset << 16; /* sum start */
1559 tcpsum |= offset + skb->csum_offset; /* sum write */
1561 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1562 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1565 if (tcpsum != sky2->tx_tcpsum) {
1566 sky2->tx_tcpsum = tcpsum;
1568 le = get_tx_le(sky2);
1569 le->addr = cpu_to_le32(tcpsum);
1570 le->length = 0; /* initial checksum value */
1571 le->ctrl = 1; /* one packet */
1572 le->opcode = OP_TCPLISW | HW_OWNER;
1577 le = get_tx_le(sky2);
1578 le->addr = cpu_to_le32((u32) mapping);
1579 le->length = cpu_to_le16(len);
1581 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1583 re = tx_le_re(sky2, le);
1585 pci_unmap_addr_set(re, mapaddr, mapping);
1586 pci_unmap_len_set(re, maplen, len);
1588 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1589 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1591 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1592 frag->size, PCI_DMA_TODEVICE);
1594 if (sizeof(dma_addr_t) > sizeof(u32)) {
1595 le = get_tx_le(sky2);
1596 le->addr = cpu_to_le32(upper_32_bits(mapping));
1598 le->opcode = OP_ADDR64 | HW_OWNER;
1601 le = get_tx_le(sky2);
1602 le->addr = cpu_to_le32((u32) mapping);
1603 le->length = cpu_to_le16(frag->size);
1605 le->opcode = OP_BUFFER | HW_OWNER;
1607 re = tx_le_re(sky2, le);
1609 pci_unmap_addr_set(re, mapaddr, mapping);
1610 pci_unmap_len_set(re, maplen, frag->size);
1615 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1616 netif_stop_queue(dev);
1618 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1620 dev->trans_start = jiffies;
1621 return NETDEV_TX_OK;
1625 * Free ring elements from starting at tx_cons until "done"
1627 * NB: the hardware will tell us about partial completion of multi-part
1628 * buffers so make sure not to free skb to early.
1630 static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1632 struct net_device *dev = sky2->netdev;
1633 struct pci_dev *pdev = sky2->hw->pdev;
1636 BUG_ON(done >= TX_RING_SIZE);
1638 for (idx = sky2->tx_cons; idx != done;
1639 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1640 struct sky2_tx_le *le = sky2->tx_le + idx;
1641 struct tx_ring_info *re = sky2->tx_ring + idx;
1643 switch(le->opcode & ~HW_OWNER) {
1646 pci_unmap_single(pdev,
1647 pci_unmap_addr(re, mapaddr),
1648 pci_unmap_len(re, maplen),
1652 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1653 pci_unmap_len(re, maplen),
1658 if (le->ctrl & EOP) {
1659 if (unlikely(netif_msg_tx_done(sky2)))
1660 printk(KERN_DEBUG "%s: tx done %u\n",
1663 dev->stats.tx_packets++;
1664 dev->stats.tx_bytes += re->skb->len;
1666 dev_kfree_skb_any(re->skb);
1667 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
1671 sky2->tx_cons = idx;
1674 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1675 netif_wake_queue(dev);
1678 /* Cleanup all untransmitted buffers, assume transmitter not running */
1679 static void sky2_tx_clean(struct net_device *dev)
1681 struct sky2_port *sky2 = netdev_priv(dev);
1683 netif_tx_lock_bh(dev);
1684 sky2_tx_complete(sky2, sky2->tx_prod);
1685 netif_tx_unlock_bh(dev);
1688 /* Network shutdown */
1689 static int sky2_down(struct net_device *dev)
1691 struct sky2_port *sky2 = netdev_priv(dev);
1692 struct sky2_hw *hw = sky2->hw;
1693 unsigned port = sky2->port;
1697 /* Never really got started! */
1701 if (netif_msg_ifdown(sky2))
1702 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1704 /* Stop more packets from being queued */
1705 netif_stop_queue(dev);
1707 /* Disable port IRQ */
1708 imask = sky2_read32(hw, B0_IMSK);
1709 imask &= ~portirq_msk[port];
1710 sky2_write32(hw, B0_IMSK, imask);
1712 synchronize_irq(hw->pdev->irq);
1714 sky2_gmac_reset(hw, port);
1716 /* Stop transmitter */
1717 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1718 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1720 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
1721 RB_RST_SET | RB_DIS_OP_MD);
1723 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1724 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1725 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1727 /* Make sure no packets are pending */
1728 napi_synchronize(&hw->napi);
1730 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1732 /* Workaround shared GMAC reset */
1733 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1734 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1735 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1737 /* Disable Force Sync bit and Enable Alloc bit */
1738 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1739 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1741 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1742 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1743 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1745 /* Reset the PCI FIFO of the async Tx queue */
1746 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1747 BMU_RST_SET | BMU_FIFO_RST);
1749 /* Reset the Tx prefetch units */
1750 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1753 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1757 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1758 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1760 sky2_phy_power(hw, port, 0);
1762 netif_carrier_off(dev);
1764 /* turn off LED's */
1765 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1768 sky2_rx_clean(sky2);
1770 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1771 sky2->rx_le, sky2->rx_le_map);
1772 kfree(sky2->rx_ring);
1774 pci_free_consistent(hw->pdev,
1775 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1776 sky2->tx_le, sky2->tx_le_map);
1777 kfree(sky2->tx_ring);
1782 sky2->rx_ring = NULL;
1783 sky2->tx_ring = NULL;
1788 static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1790 if (hw->flags & SKY2_HW_FIBRE_PHY)
1793 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1794 if (aux & PHY_M_PS_SPEED_100)
1800 switch (aux & PHY_M_PS_SPEED_MSK) {
1801 case PHY_M_PS_SPEED_1000:
1803 case PHY_M_PS_SPEED_100:
1810 static void sky2_link_up(struct sky2_port *sky2)
1812 struct sky2_hw *hw = sky2->hw;
1813 unsigned port = sky2->port;
1815 static const char *fc_name[] = {
1823 reg = gma_read16(hw, port, GM_GP_CTRL);
1824 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1825 gma_write16(hw, port, GM_GP_CTRL, reg);
1827 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1829 netif_carrier_on(sky2->netdev);
1831 mod_timer(&hw->watchdog_timer, jiffies + 1);
1833 /* Turn on link LED */
1834 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1835 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1837 if (netif_msg_link(sky2))
1838 printk(KERN_INFO PFX
1839 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1840 sky2->netdev->name, sky2->speed,
1841 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1842 fc_name[sky2->flow_status]);
1845 static void sky2_link_down(struct sky2_port *sky2)
1847 struct sky2_hw *hw = sky2->hw;
1848 unsigned port = sky2->port;
1851 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1853 reg = gma_read16(hw, port, GM_GP_CTRL);
1854 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1855 gma_write16(hw, port, GM_GP_CTRL, reg);
1857 netif_carrier_off(sky2->netdev);
1859 /* Turn on link LED */
1860 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1862 if (netif_msg_link(sky2))
1863 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1865 sky2_phy_init(hw, port);
1868 static enum flow_control sky2_flow(int rx, int tx)
1871 return tx ? FC_BOTH : FC_RX;
1873 return tx ? FC_TX : FC_NONE;
1876 static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1878 struct sky2_hw *hw = sky2->hw;
1879 unsigned port = sky2->port;
1882 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
1883 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1884 if (lpa & PHY_M_AN_RF) {
1885 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1889 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1890 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1891 sky2->netdev->name);
1895 sky2->speed = sky2_phy_speed(hw, aux);
1896 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1898 /* Since the pause result bits seem to in different positions on
1899 * different chips. look at registers.
1901 if (hw->flags & SKY2_HW_FIBRE_PHY) {
1902 /* Shift for bits in fiber PHY */
1903 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1904 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
1906 if (advert & ADVERTISE_1000XPAUSE)
1907 advert |= ADVERTISE_PAUSE_CAP;
1908 if (advert & ADVERTISE_1000XPSE_ASYM)
1909 advert |= ADVERTISE_PAUSE_ASYM;
1910 if (lpa & LPA_1000XPAUSE)
1911 lpa |= LPA_PAUSE_CAP;
1912 if (lpa & LPA_1000XPAUSE_ASYM)
1913 lpa |= LPA_PAUSE_ASYM;
1916 sky2->flow_status = FC_NONE;
1917 if (advert & ADVERTISE_PAUSE_CAP) {
1918 if (lpa & LPA_PAUSE_CAP)
1919 sky2->flow_status = FC_BOTH;
1920 else if (advert & ADVERTISE_PAUSE_ASYM)
1921 sky2->flow_status = FC_RX;
1922 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1923 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1924 sky2->flow_status = FC_TX;
1927 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
1928 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1929 sky2->flow_status = FC_NONE;
1931 if (sky2->flow_status & FC_TX)
1932 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1934 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1939 /* Interrupt from PHY */
1940 static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1942 struct net_device *dev = hw->dev[port];
1943 struct sky2_port *sky2 = netdev_priv(dev);
1944 u16 istatus, phystat;
1946 if (!netif_running(dev))
1949 spin_lock(&sky2->phy_lock);
1950 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1951 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1953 if (netif_msg_intr(sky2))
1954 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1955 sky2->netdev->name, istatus, phystat);
1957 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
1958 if (sky2_autoneg_done(sky2, phystat) == 0)
1963 if (istatus & PHY_M_IS_LSP_CHANGE)
1964 sky2->speed = sky2_phy_speed(hw, phystat);
1966 if (istatus & PHY_M_IS_DUP_CHANGE)
1968 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1970 if (istatus & PHY_M_IS_LST_CHANGE) {
1971 if (phystat & PHY_M_PS_LINK_UP)
1974 sky2_link_down(sky2);
1977 spin_unlock(&sky2->phy_lock);
1980 /* Transmit timeout is only called if we are running, carrier is up
1981 * and tx queue is full (stopped).
1983 static void sky2_tx_timeout(struct net_device *dev)
1985 struct sky2_port *sky2 = netdev_priv(dev);
1986 struct sky2_hw *hw = sky2->hw;
1988 if (netif_msg_timer(sky2))
1989 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1991 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1992 dev->name, sky2->tx_cons, sky2->tx_prod,
1993 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1994 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1996 /* can't restart safely under softirq */
1997 schedule_work(&hw->restart_work);
2000 static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2002 struct sky2_port *sky2 = netdev_priv(dev);
2003 struct sky2_hw *hw = sky2->hw;
2004 unsigned port = sky2->port;
2009 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2012 if (new_mtu > ETH_DATA_LEN &&
2013 (hw->chip_id == CHIP_ID_YUKON_FE ||
2014 hw->chip_id == CHIP_ID_YUKON_FE_P))
2017 if (!netif_running(dev)) {
2022 imask = sky2_read32(hw, B0_IMSK);
2023 sky2_write32(hw, B0_IMSK, 0);
2025 dev->trans_start = jiffies; /* prevent tx timeout */
2026 netif_stop_queue(dev);
2027 napi_disable(&hw->napi);
2029 synchronize_irq(hw->pdev->irq);
2031 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2032 sky2_set_tx_stfwd(hw, port);
2034 ctl = gma_read16(hw, port, GM_GP_CTRL);
2035 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2037 sky2_rx_clean(sky2);
2041 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2042 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2044 if (dev->mtu > ETH_DATA_LEN)
2045 mode |= GM_SMOD_JUMBO_ENA;
2047 gma_write16(hw, port, GM_SERIAL_MODE, mode);
2049 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2051 err = sky2_rx_start(sky2);
2052 sky2_write32(hw, B0_IMSK, imask);
2054 sky2_read32(hw, B0_Y2_SP_LISR);
2055 napi_enable(&hw->napi);
2060 gma_write16(hw, port, GM_GP_CTRL, ctl);
2062 netif_wake_queue(dev);
2068 /* For small just reuse existing skb for next receive */
2069 static struct sk_buff *receive_copy(struct sky2_port *sky2,
2070 const struct rx_ring_info *re,
2073 struct sk_buff *skb;
2075 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2077 skb_reserve(skb, 2);
2078 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2079 length, PCI_DMA_FROMDEVICE);
2080 skb_copy_from_linear_data(re->skb, skb->data, length);
2081 skb->ip_summed = re->skb->ip_summed;
2082 skb->csum = re->skb->csum;
2083 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2084 length, PCI_DMA_FROMDEVICE);
2085 re->skb->ip_summed = CHECKSUM_NONE;
2086 skb_put(skb, length);
2091 /* Adjust length of skb with fragments to match received data */
2092 static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2093 unsigned int length)
2098 /* put header into skb */
2099 size = min(length, hdr_space);
2104 num_frags = skb_shinfo(skb)->nr_frags;
2105 for (i = 0; i < num_frags; i++) {
2106 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2109 /* don't need this page */
2110 __free_page(frag->page);
2111 --skb_shinfo(skb)->nr_frags;
2113 size = min(length, (unsigned) PAGE_SIZE);
2116 skb->data_len += size;
2117 skb->truesize += size;
2124 /* Normal packet - take skb from ring element and put in a new one */
2125 static struct sk_buff *receive_new(struct sky2_port *sky2,
2126 struct rx_ring_info *re,
2127 unsigned int length)
2129 struct sk_buff *skb, *nskb;
2130 unsigned hdr_space = sky2->rx_data_size;
2132 /* Don't be tricky about reusing pages (yet) */
2133 nskb = sky2_rx_alloc(sky2);
2134 if (unlikely(!nskb))
2138 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2140 prefetch(skb->data);
2142 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2144 if (skb_shinfo(skb)->nr_frags)
2145 skb_put_frags(skb, hdr_space, length);
2147 skb_put(skb, length);
2152 * Receive one packet.
2153 * For larger packets, get new buffer.
2155 static struct sk_buff *sky2_receive(struct net_device *dev,
2156 u16 length, u32 status)
2158 struct sky2_port *sky2 = netdev_priv(dev);
2159 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2160 struct sk_buff *skb = NULL;
2161 u16 count = (status & GMR_FS_LEN) >> 16;
2163 #ifdef SKY2_VLAN_TAG_USED
2164 /* Account for vlan tag */
2165 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2169 if (unlikely(netif_msg_rx_status(sky2)))
2170 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2171 dev->name, sky2->rx_next, status, length);
2173 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2174 prefetch(sky2->rx_ring + sky2->rx_next);
2176 /* This chip has hardware problems that generates bogus status.
2177 * So do only marginal checking and expect higher level protocols
2178 * to handle crap frames.
2180 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2181 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2185 if (status & GMR_FS_ANY_ERR)
2188 if (!(status & GMR_FS_RX_OK))
2191 /* if length reported by DMA does not match PHY, packet was truncated */
2192 if (length != count)
2196 if (length < copybreak)
2197 skb = receive_copy(sky2, re, length);
2199 skb = receive_new(sky2, re, length);
2201 sky2_rx_submit(sky2, re);
2206 /* Truncation of overlength packets
2207 causes PHY length to not match MAC length */
2208 ++dev->stats.rx_length_errors;
2209 if (netif_msg_rx_err(sky2) && net_ratelimit())
2210 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2211 dev->name, status, length);
2215 ++dev->stats.rx_errors;
2216 if (status & GMR_FS_RX_FF_OV) {
2217 dev->stats.rx_over_errors++;
2221 if (netif_msg_rx_err(sky2) && net_ratelimit())
2222 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2223 dev->name, status, length);
2225 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2226 dev->stats.rx_length_errors++;
2227 if (status & GMR_FS_FRAGMENT)
2228 dev->stats.rx_frame_errors++;
2229 if (status & GMR_FS_CRC_ERR)
2230 dev->stats.rx_crc_errors++;
2235 /* Transmit complete */
2236 static inline void sky2_tx_done(struct net_device *dev, u16 last)
2238 struct sky2_port *sky2 = netdev_priv(dev);
2240 if (netif_running(dev)) {
2242 sky2_tx_complete(sky2, last);
2243 netif_tx_unlock(dev);
2247 /* Process status response ring */
2248 static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2251 unsigned rx[2] = { 0, 0 };
2255 struct sky2_port *sky2;
2256 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2258 struct net_device *dev;
2259 struct sk_buff *skb;
2262 u8 opcode = le->opcode;
2264 if (!(opcode & HW_OWNER))
2267 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2269 port = le->css & CSS_LINK_BIT;
2270 dev = hw->dev[port];
2271 sky2 = netdev_priv(dev);
2272 length = le16_to_cpu(le->length);
2273 status = le32_to_cpu(le->status);
2276 switch (opcode & ~HW_OWNER) {
2279 skb = sky2_receive(dev, length, status);
2280 if (unlikely(!skb)) {
2281 dev->stats.rx_dropped++;
2285 /* This chip reports checksum status differently */
2286 if (hw->flags & SKY2_HW_NEW_LE) {
2287 if (sky2->rx_csum &&
2288 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2289 (le->css & CSS_TCPUDPCSOK))
2290 skb->ip_summed = CHECKSUM_UNNECESSARY;
2292 skb->ip_summed = CHECKSUM_NONE;
2295 skb->protocol = eth_type_trans(skb, dev);
2296 dev->stats.rx_packets++;
2297 dev->stats.rx_bytes += skb->len;
2298 dev->last_rx = jiffies;
2300 #ifdef SKY2_VLAN_TAG_USED
2301 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2302 vlan_hwaccel_receive_skb(skb,
2304 be16_to_cpu(sky2->rx_tag));
2307 netif_receive_skb(skb);
2309 /* Stop after net poll weight */
2310 if (++work_done >= to_do)
2314 #ifdef SKY2_VLAN_TAG_USED
2316 sky2->rx_tag = length;
2320 sky2->rx_tag = length;
2327 /* If this happens then driver assuming wrong format */
2328 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2329 if (net_ratelimit())
2330 printk(KERN_NOTICE "%s: unexpected"
2331 " checksum status\n",
2336 /* Both checksum counters are programmed to start at
2337 * the same offset, so unless there is a problem they
2338 * should match. This failure is an early indication that
2339 * hardware receive checksumming won't work.
2341 if (likely(status >> 16 == (status & 0xffff))) {
2342 skb = sky2->rx_ring[sky2->rx_next].skb;
2343 skb->ip_summed = CHECKSUM_COMPLETE;
2344 skb->csum = status & 0xffff;
2346 printk(KERN_NOTICE PFX "%s: hardware receive "
2347 "checksum problem (status = %#x)\n",
2350 sky2_write32(sky2->hw,
2351 Q_ADDR(rxqaddr[port], Q_CSR),
2357 /* TX index reports status for both ports */
2358 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2359 sky2_tx_done(hw->dev[0], status & 0xfff);
2361 sky2_tx_done(hw->dev[1],
2362 ((status >> 24) & 0xff)
2363 | (u16)(length & 0xf) << 8);
2367 if (net_ratelimit())
2368 printk(KERN_WARNING PFX
2369 "unknown status opcode 0x%x\n", opcode);
2371 } while (hw->st_idx != idx);
2373 /* Fully processed status ring so clear irq */
2374 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2378 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
2381 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
2386 static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2388 struct net_device *dev = hw->dev[port];
2390 if (net_ratelimit())
2391 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2394 if (status & Y2_IS_PAR_RD1) {
2395 if (net_ratelimit())
2396 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2399 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2402 if (status & Y2_IS_PAR_WR1) {
2403 if (net_ratelimit())
2404 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2407 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2410 if (status & Y2_IS_PAR_MAC1) {
2411 if (net_ratelimit())
2412 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2413 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2416 if (status & Y2_IS_PAR_RX1) {
2417 if (net_ratelimit())
2418 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2419 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2422 if (status & Y2_IS_TCP_TXA1) {
2423 if (net_ratelimit())
2424 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2426 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2430 static void sky2_hw_intr(struct sky2_hw *hw)
2432 struct pci_dev *pdev = hw->pdev;
2433 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2434 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2438 if (status & Y2_IS_TIST_OV)
2439 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2441 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2444 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2445 pci_err = sky2_pci_read16(hw, PCI_STATUS);
2446 if (net_ratelimit())
2447 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2450 sky2_pci_write16(hw, PCI_STATUS,
2451 pci_err | PCI_STATUS_ERROR_BITS);
2452 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2455 if (status & Y2_IS_PCI_EXP) {
2456 /* PCI-Express uncorrectable Error occurred */
2459 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2460 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2461 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2463 if (net_ratelimit())
2464 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2466 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2467 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2470 if (status & Y2_HWE_L1_MASK)
2471 sky2_hw_error(hw, 0, status);
2473 if (status & Y2_HWE_L1_MASK)
2474 sky2_hw_error(hw, 1, status);
2477 static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2479 struct net_device *dev = hw->dev[port];
2480 struct sky2_port *sky2 = netdev_priv(dev);
2481 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2483 if (netif_msg_intr(sky2))
2484 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2487 if (status & GM_IS_RX_CO_OV)
2488 gma_read16(hw, port, GM_RX_IRQ_SRC);
2490 if (status & GM_IS_TX_CO_OV)
2491 gma_read16(hw, port, GM_TX_IRQ_SRC);
2493 if (status & GM_IS_RX_FF_OR) {
2494 ++dev->stats.rx_fifo_errors;
2495 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2498 if (status & GM_IS_TX_FF_UR) {
2499 ++dev->stats.tx_fifo_errors;
2500 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2504 /* This should never happen it is a bug. */
2505 static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2506 u16 q, unsigned ring_size)
2508 struct net_device *dev = hw->dev[port];
2509 struct sky2_port *sky2 = netdev_priv(dev);
2511 const u64 *le = (q == Q_R1 || q == Q_R2)
2512 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2514 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2515 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2516 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2517 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2519 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2522 static int sky2_rx_hung(struct net_device *dev)
2524 struct sky2_port *sky2 = netdev_priv(dev);
2525 struct sky2_hw *hw = sky2->hw;
2526 unsigned port = sky2->port;
2527 unsigned rxq = rxqaddr[port];
2528 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2529 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2530 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2531 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2533 /* If idle and MAC or PCI is stuck */
2534 if (sky2->check.last == dev->last_rx &&
2535 ((mac_rp == sky2->check.mac_rp &&
2536 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2537 /* Check if the PCI RX hang */
2538 (fifo_rp == sky2->check.fifo_rp &&
2539 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2540 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2541 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2542 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2545 sky2->check.last = dev->last_rx;
2546 sky2->check.mac_rp = mac_rp;
2547 sky2->check.mac_lev = mac_lev;
2548 sky2->check.fifo_rp = fifo_rp;
2549 sky2->check.fifo_lev = fifo_lev;
2554 static void sky2_watchdog(unsigned long arg)
2556 struct sky2_hw *hw = (struct sky2_hw *) arg;
2558 /* Check for lost IRQ once a second */
2559 if (sky2_read32(hw, B0_ISRC)) {
2560 napi_schedule(&hw->napi);
2564 for (i = 0; i < hw->ports; i++) {
2565 struct net_device *dev = hw->dev[i];
2566 if (!netif_running(dev))
2570 /* For chips with Rx FIFO, check if stuck */
2571 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
2572 sky2_rx_hung(dev)) {
2573 pr_info(PFX "%s: receiver hang detected\n",
2575 schedule_work(&hw->restart_work);
2584 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2587 /* Hardware/software error handling */
2588 static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2590 if (net_ratelimit())
2591 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2593 if (status & Y2_IS_HW_ERR)
2596 if (status & Y2_IS_IRQ_MAC1)
2597 sky2_mac_intr(hw, 0);
2599 if (status & Y2_IS_IRQ_MAC2)
2600 sky2_mac_intr(hw, 1);
2602 if (status & Y2_IS_CHK_RX1)
2603 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2605 if (status & Y2_IS_CHK_RX2)
2606 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2608 if (status & Y2_IS_CHK_TXA1)
2609 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2611 if (status & Y2_IS_CHK_TXA2)
2612 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2615 static int sky2_poll(struct napi_struct *napi, int work_limit)
2617 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2618 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2622 if (unlikely(status & Y2_IS_ERROR))
2623 sky2_err_intr(hw, status);
2625 if (status & Y2_IS_IRQ_PHY1)
2626 sky2_phy_intr(hw, 0);
2628 if (status & Y2_IS_IRQ_PHY2)
2629 sky2_phy_intr(hw, 1);
2631 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2632 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2634 if (work_done >= work_limit)
2638 /* Bug/Errata workaround?
2639 * Need to kick the TX irq moderation timer.
2641 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2642 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2643 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2645 napi_complete(napi);
2646 sky2_read32(hw, B0_Y2_SP_LISR);
2652 static irqreturn_t sky2_intr(int irq, void *dev_id)
2654 struct sky2_hw *hw = dev_id;
2657 /* Reading this mask interrupts as side effect */
2658 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2659 if (status == 0 || status == ~0)
2662 prefetch(&hw->st_le[hw->st_idx]);
2664 napi_schedule(&hw->napi);
2669 #ifdef CONFIG_NET_POLL_CONTROLLER
2670 static void sky2_netpoll(struct net_device *dev)
2672 struct sky2_port *sky2 = netdev_priv(dev);
2674 napi_schedule(&sky2->hw->napi);
2678 /* Chip internal frequency for clock calculations */
2679 static u32 sky2_mhz(const struct sky2_hw *hw)
2681 switch (hw->chip_id) {
2682 case CHIP_ID_YUKON_EC:
2683 case CHIP_ID_YUKON_EC_U:
2684 case CHIP_ID_YUKON_EX:
2685 case CHIP_ID_YUKON_SUPR:
2688 case CHIP_ID_YUKON_FE:
2691 case CHIP_ID_YUKON_FE_P:
2694 case CHIP_ID_YUKON_XL:
2702 static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2704 return sky2_mhz(hw) * us;
2707 static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2709 return clk / sky2_mhz(hw);
2713 static int __devinit sky2_init(struct sky2_hw *hw)
2717 /* Enable all clocks and check for bad PCI access */
2718 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2720 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2722 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2723 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2725 switch(hw->chip_id) {
2726 case CHIP_ID_YUKON_XL:
2727 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
2730 case CHIP_ID_YUKON_EC_U:
2731 hw->flags = SKY2_HW_GIGABIT
2733 | SKY2_HW_ADV_POWER_CTL;
2736 case CHIP_ID_YUKON_EX:
2737 hw->flags = SKY2_HW_GIGABIT
2740 | SKY2_HW_ADV_POWER_CTL;
2742 /* New transmit checksum */
2743 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2744 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2747 case CHIP_ID_YUKON_EC:
2748 /* This rev is really old, and requires untested workarounds */
2749 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2750 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2753 hw->flags = SKY2_HW_GIGABIT;
2756 case CHIP_ID_YUKON_FE:
2759 case CHIP_ID_YUKON_FE_P:
2760 hw->flags = SKY2_HW_NEWER_PHY
2762 | SKY2_HW_AUTO_TX_SUM
2763 | SKY2_HW_ADV_POWER_CTL;
2766 case CHIP_ID_YUKON_SUPR:
2767 hw->flags = SKY2_HW_GIGABIT
2770 | SKY2_HW_AUTO_TX_SUM
2771 | SKY2_HW_ADV_POWER_CTL;
2775 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2780 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2781 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2782 hw->flags |= SKY2_HW_FIBRE_PHY;
2786 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2787 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2788 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2795 static void sky2_reset(struct sky2_hw *hw)
2797 struct pci_dev *pdev = hw->pdev;
2800 u32 hwe_mask = Y2_HWE_ALL_MASK;
2803 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2804 status = sky2_read16(hw, HCU_CCSR);
2805 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2806 HCU_CCSR_UC_STATE_MSK);
2807 sky2_write16(hw, HCU_CCSR, status);
2809 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2810 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2813 sky2_write8(hw, B0_CTST, CS_RST_SET);
2814 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2816 /* allow writes to PCI config */
2817 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2819 /* clear PCI errors, if any */
2820 status = sky2_pci_read16(hw, PCI_STATUS);
2821 status |= PCI_STATUS_ERROR_BITS;
2822 sky2_pci_write16(hw, PCI_STATUS, status);
2824 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2826 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2828 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2831 /* If error bit is stuck on ignore it */
2832 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2833 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
2835 hwe_mask |= Y2_IS_PCI_EXP;
2839 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2841 for (i = 0; i < hw->ports; i++) {
2842 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2843 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2845 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2846 hw->chip_id == CHIP_ID_YUKON_SUPR)
2847 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2848 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2852 /* Clear I2C IRQ noise */
2853 sky2_write32(hw, B2_I2C_IRQ, 1);
2855 /* turn off hardware timer (unused) */
2856 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2857 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
2859 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2861 /* Turn off descriptor polling */
2862 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2864 /* Turn off receive timestamp */
2865 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
2866 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2868 /* enable the Tx Arbiters */
2869 for (i = 0; i < hw->ports; i++)
2870 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2872 /* Initialize ram interface */
2873 for (i = 0; i < hw->ports; i++) {
2874 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2876 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2877 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2878 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2879 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2880 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2881 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2882 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2883 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2884 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2885 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2886 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2887 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2890 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
2892 for (i = 0; i < hw->ports; i++)
2893 sky2_gmac_reset(hw, i);
2895 memset(hw->st_le, 0, STATUS_LE_BYTES);
2898 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2899 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2901 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
2902 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2904 /* Set the list last index */
2905 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2907 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2908 sky2_write8(hw, STAT_FIFO_WM, 16);
2910 /* set Status-FIFO ISR watermark */
2911 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2912 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2914 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2916 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2917 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2918 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2920 /* enable status unit */
2921 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2923 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2924 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2925 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2928 static void sky2_restart(struct work_struct *work)
2930 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2931 struct net_device *dev;
2935 for (i = 0; i < hw->ports; i++) {
2937 if (netif_running(dev))
2941 napi_disable(&hw->napi);
2942 sky2_write32(hw, B0_IMSK, 0);
2944 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2945 napi_enable(&hw->napi);
2947 for (i = 0; i < hw->ports; i++) {
2949 if (netif_running(dev)) {
2952 printk(KERN_INFO PFX "%s: could not restart %d\n",
2962 static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2964 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2967 static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2969 const struct sky2_port *sky2 = netdev_priv(dev);
2971 wol->supported = sky2_wol_supported(sky2->hw);
2972 wol->wolopts = sky2->wol;
2975 static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2977 struct sky2_port *sky2 = netdev_priv(dev);
2978 struct sky2_hw *hw = sky2->hw;
2980 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2983 sky2->wol = wol->wolopts;
2985 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2986 hw->chip_id == CHIP_ID_YUKON_EX ||
2987 hw->chip_id == CHIP_ID_YUKON_FE_P)
2988 sky2_write32(hw, B0_CTST, sky2->wol
2989 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2991 if (!netif_running(dev))
2992 sky2_wol_init(sky2);
2996 static u32 sky2_supported_modes(const struct sky2_hw *hw)
2998 if (sky2_is_copper(hw)) {
2999 u32 modes = SUPPORTED_10baseT_Half
3000 | SUPPORTED_10baseT_Full
3001 | SUPPORTED_100baseT_Half
3002 | SUPPORTED_100baseT_Full
3003 | SUPPORTED_Autoneg | SUPPORTED_TP;
3005 if (hw->flags & SKY2_HW_GIGABIT)
3006 modes |= SUPPORTED_1000baseT_Half
3007 | SUPPORTED_1000baseT_Full;
3010 return SUPPORTED_1000baseT_Half
3011 | SUPPORTED_1000baseT_Full
3016 static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3018 struct sky2_port *sky2 = netdev_priv(dev);
3019 struct sky2_hw *hw = sky2->hw;
3021 ecmd->transceiver = XCVR_INTERNAL;
3022 ecmd->supported = sky2_supported_modes(hw);
3023 ecmd->phy_address = PHY_ADDR_MARV;
3024 if (sky2_is_copper(hw)) {
3025 ecmd->port = PORT_TP;
3026 ecmd->speed = sky2->speed;
3028 ecmd->speed = SPEED_1000;
3029 ecmd->port = PORT_FIBRE;
3032 ecmd->advertising = sky2->advertising;
3033 ecmd->autoneg = sky2->autoneg;
3034 ecmd->duplex = sky2->duplex;
3038 static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3040 struct sky2_port *sky2 = netdev_priv(dev);
3041 const struct sky2_hw *hw = sky2->hw;
3042 u32 supported = sky2_supported_modes(hw);
3044 if (ecmd->autoneg == AUTONEG_ENABLE) {
3045 ecmd->advertising = supported;
3051 switch (ecmd->speed) {
3053 if (ecmd->duplex == DUPLEX_FULL)
3054 setting = SUPPORTED_1000baseT_Full;
3055 else if (ecmd->duplex == DUPLEX_HALF)
3056 setting = SUPPORTED_1000baseT_Half;
3061 if (ecmd->duplex == DUPLEX_FULL)
3062 setting = SUPPORTED_100baseT_Full;
3063 else if (ecmd->duplex == DUPLEX_HALF)
3064 setting = SUPPORTED_100baseT_Half;
3070 if (ecmd->duplex == DUPLEX_FULL)
3071 setting = SUPPORTED_10baseT_Full;
3072 else if (ecmd->duplex == DUPLEX_HALF)
3073 setting = SUPPORTED_10baseT_Half;
3081 if ((setting & supported) == 0)
3084 sky2->speed = ecmd->speed;
3085 sky2->duplex = ecmd->duplex;
3088 sky2->autoneg = ecmd->autoneg;
3089 sky2->advertising = ecmd->advertising;
3091 if (netif_running(dev)) {
3092 sky2_phy_reinit(sky2);
3093 sky2_set_multicast(dev);
3099 static void sky2_get_drvinfo(struct net_device *dev,
3100 struct ethtool_drvinfo *info)
3102 struct sky2_port *sky2 = netdev_priv(dev);
3104 strcpy(info->driver, DRV_NAME);
3105 strcpy(info->version, DRV_VERSION);
3106 strcpy(info->fw_version, "N/A");
3107 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3110 static const struct sky2_stat {
3111 char name[ETH_GSTRING_LEN];
3114 { "tx_bytes", GM_TXO_OK_HI },
3115 { "rx_bytes", GM_RXO_OK_HI },
3116 { "tx_broadcast", GM_TXF_BC_OK },
3117 { "rx_broadcast", GM_RXF_BC_OK },
3118 { "tx_multicast", GM_TXF_MC_OK },
3119 { "rx_multicast", GM_RXF_MC_OK },
3120 { "tx_unicast", GM_TXF_UC_OK },
3121 { "rx_unicast", GM_RXF_UC_OK },
3122 { "tx_mac_pause", GM_TXF_MPAUSE },
3123 { "rx_mac_pause", GM_RXF_MPAUSE },
3124 { "collisions", GM_TXF_COL },
3125 { "late_collision",GM_TXF_LAT_COL },
3126 { "aborted", GM_TXF_ABO_COL },
3127 { "single_collisions", GM_TXF_SNG_COL },
3128 { "multi_collisions", GM_TXF_MUL_COL },
3130 { "rx_short", GM_RXF_SHT },
3131 { "rx_runt", GM_RXE_FRAG },
3132 { "rx_64_byte_packets", GM_RXF_64B },
3133 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3134 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3135 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3136 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3137 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3138 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3139 { "rx_too_long", GM_RXF_LNG_ERR },
3140 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3141 { "rx_jabber", GM_RXF_JAB_PKT },
3142 { "rx_fcs_error", GM_RXF_FCS_ERR },
3144 { "tx_64_byte_packets", GM_TXF_64B },
3145 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3146 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3147 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3148 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3149 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3150 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3151 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
3154 static u32 sky2_get_rx_csum(struct net_device *dev)
3156 struct sky2_port *sky2 = netdev_priv(dev);
3158 return sky2->rx_csum;
3161 static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3163 struct sky2_port *sky2 = netdev_priv(dev);
3165 sky2->rx_csum = data;
3167 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3168 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3173 static u32 sky2_get_msglevel(struct net_device *netdev)
3175 struct sky2_port *sky2 = netdev_priv(netdev);
3176 return sky2->msg_enable;
3179 static int sky2_nway_reset(struct net_device *dev)
3181 struct sky2_port *sky2 = netdev_priv(dev);
3183 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
3186 sky2_phy_reinit(sky2);
3187 sky2_set_multicast(dev);
3192 static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3194 struct sky2_hw *hw = sky2->hw;
3195 unsigned port = sky2->port;
3198 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
3199 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3200 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
3201 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3203 for (i = 2; i < count; i++)
3204 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3207 static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3209 struct sky2_port *sky2 = netdev_priv(netdev);
3210 sky2->msg_enable = value;
3213 static int sky2_get_sset_count(struct net_device *dev, int sset)
3217 return ARRAY_SIZE(sky2_stats);
3223 static void sky2_get_ethtool_stats(struct net_device *dev,
3224 struct ethtool_stats *stats, u64 * data)
3226 struct sky2_port *sky2 = netdev_priv(dev);
3228 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3231 static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3235 switch (stringset) {
3237 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3238 memcpy(data + i * ETH_GSTRING_LEN,
3239 sky2_stats[i].name, ETH_GSTRING_LEN);
3244 static int sky2_set_mac_address(struct net_device *dev, void *p)
3246 struct sky2_port *sky2 = netdev_priv(dev);
3247 struct sky2_hw *hw = sky2->hw;
3248 unsigned port = sky2->port;
3249 const struct sockaddr *addr = p;
3251 if (!is_valid_ether_addr(addr->sa_data))
3252 return -EADDRNOTAVAIL;
3254 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3255 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3256 dev->dev_addr, ETH_ALEN);
3257 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3258 dev->dev_addr, ETH_ALEN);
3260 /* virtual address for data */
3261 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3263 /* physical address: used for pause frames */
3264 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3269 static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3273 bit = ether_crc(ETH_ALEN, addr) & 63;
3274 filter[bit >> 3] |= 1 << (bit & 7);
3277 static void sky2_set_multicast(struct net_device *dev)
3279 struct sky2_port *sky2 = netdev_priv(dev);
3280 struct sky2_hw *hw = sky2->hw;
3281 unsigned port = sky2->port;
3282 struct dev_mc_list *list = dev->mc_list;
3286 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3288 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3289 memset(filter, 0, sizeof(filter));
3291 reg = gma_read16(hw, port, GM_RX_CTRL);
3292 reg |= GM_RXCR_UCF_ENA;
3294 if (dev->flags & IFF_PROMISC) /* promiscuous */
3295 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3296 else if (dev->flags & IFF_ALLMULTI)
3297 memset(filter, 0xff, sizeof(filter));
3298 else if (dev->mc_count == 0 && !rx_pause)
3299 reg &= ~GM_RXCR_MCF_ENA;
3302 reg |= GM_RXCR_MCF_ENA;
3305 sky2_add_filter(filter, pause_mc_addr);
3307 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3308 sky2_add_filter(filter, list->dmi_addr);
3311 gma_write16(hw, port, GM_MC_ADDR_H1,
3312 (u16) filter[0] | ((u16) filter[1] << 8));
3313 gma_write16(hw, port, GM_MC_ADDR_H2,
3314 (u16) filter[2] | ((u16) filter[3] << 8));
3315 gma_write16(hw, port, GM_MC_ADDR_H3,
3316 (u16) filter[4] | ((u16) filter[5] << 8));
3317 gma_write16(hw, port, GM_MC_ADDR_H4,
3318 (u16) filter[6] | ((u16) filter[7] << 8));
3320 gma_write16(hw, port, GM_RX_CTRL, reg);
3323 /* Can have one global because blinking is controlled by
3324 * ethtool and that is always under RTNL mutex
3326 static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3328 struct sky2_hw *hw = sky2->hw;
3329 unsigned port = sky2->port;
3331 spin_lock_bh(&sky2->phy_lock);
3332 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3333 hw->chip_id == CHIP_ID_YUKON_EX ||
3334 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3336 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3337 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3341 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3342 PHY_M_LEDC_LOS_CTRL(8) |
3343 PHY_M_LEDC_INIT_CTRL(8) |
3344 PHY_M_LEDC_STA1_CTRL(8) |
3345 PHY_M_LEDC_STA0_CTRL(8));
3348 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3349 PHY_M_LEDC_LOS_CTRL(9) |
3350 PHY_M_LEDC_INIT_CTRL(9) |
3351 PHY_M_LEDC_STA1_CTRL(9) |
3352 PHY_M_LEDC_STA0_CTRL(9));
3355 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3356 PHY_M_LEDC_LOS_CTRL(0xa) |
3357 PHY_M_LEDC_INIT_CTRL(0xa) |
3358 PHY_M_LEDC_STA1_CTRL(0xa) |
3359 PHY_M_LEDC_STA0_CTRL(0xa));
3362 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3363 PHY_M_LEDC_LOS_CTRL(1) |
3364 PHY_M_LEDC_INIT_CTRL(8) |
3365 PHY_M_LEDC_STA1_CTRL(7) |
3366 PHY_M_LEDC_STA0_CTRL(7));
3369 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3371 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3372 PHY_M_LED_MO_DUP(mode) |
3373 PHY_M_LED_MO_10(mode) |
3374 PHY_M_LED_MO_100(mode) |
3375 PHY_M_LED_MO_1000(mode) |
3376 PHY_M_LED_MO_RX(mode) |
3377 PHY_M_LED_MO_TX(mode));
3379 spin_unlock_bh(&sky2->phy_lock);
3382 /* blink LED's for finding board */
3383 static int sky2_phys_id(struct net_device *dev, u32 data)
3385 struct sky2_port *sky2 = netdev_priv(dev);
3391 for (i = 0; i < data; i++) {
3392 sky2_led(sky2, MO_LED_ON);
3393 if (msleep_interruptible(500))
3395 sky2_led(sky2, MO_LED_OFF);
3396 if (msleep_interruptible(500))
3399 sky2_led(sky2, MO_LED_NORM);
3404 static void sky2_get_pauseparam(struct net_device *dev,
3405 struct ethtool_pauseparam *ecmd)
3407 struct sky2_port *sky2 = netdev_priv(dev);
3409 switch (sky2->flow_mode) {
3411 ecmd->tx_pause = ecmd->rx_pause = 0;
3414 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3417 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3420 ecmd->tx_pause = ecmd->rx_pause = 1;
3423 ecmd->autoneg = sky2->autoneg;
3426 static int sky2_set_pauseparam(struct net_device *dev,
3427 struct ethtool_pauseparam *ecmd)
3429 struct sky2_port *sky2 = netdev_priv(dev);
3431 sky2->autoneg = ecmd->autoneg;
3432 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3434 if (netif_running(dev))
3435 sky2_phy_reinit(sky2);
3440 static int sky2_get_coalesce(struct net_device *dev,
3441 struct ethtool_coalesce *ecmd)
3443 struct sky2_port *sky2 = netdev_priv(dev);
3444 struct sky2_hw *hw = sky2->hw;
3446 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3447 ecmd->tx_coalesce_usecs = 0;
3449 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3450 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3452 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3454 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3455 ecmd->rx_coalesce_usecs = 0;
3457 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3458 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3460 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3462 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3463 ecmd->rx_coalesce_usecs_irq = 0;
3465 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3466 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3469 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3474 /* Note: this affect both ports */
3475 static int sky2_set_coalesce(struct net_device *dev,
3476 struct ethtool_coalesce *ecmd)
3478 struct sky2_port *sky2 = netdev_priv(dev);
3479 struct sky2_hw *hw = sky2->hw;
3480 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3482 if (ecmd->tx_coalesce_usecs > tmax ||
3483 ecmd->rx_coalesce_usecs > tmax ||
3484 ecmd->rx_coalesce_usecs_irq > tmax)
3487 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3489 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3491 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3494 if (ecmd->tx_coalesce_usecs == 0)
3495 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3497 sky2_write32(hw, STAT_TX_TIMER_INI,
3498 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3499 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3501 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3503 if (ecmd->rx_coalesce_usecs == 0)
3504 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3506 sky2_write32(hw, STAT_LEV_TIMER_INI,
3507 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3508 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3510 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3512 if (ecmd->rx_coalesce_usecs_irq == 0)
3513 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3515 sky2_write32(hw, STAT_ISR_TIMER_INI,
3516 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3517 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3519 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3523 static void sky2_get_ringparam(struct net_device *dev,
3524 struct ethtool_ringparam *ering)
3526 struct sky2_port *sky2 = netdev_priv(dev);
3528 ering->rx_max_pending = RX_MAX_PENDING;
3529 ering->rx_mini_max_pending = 0;
3530 ering->rx_jumbo_max_pending = 0;
3531 ering->tx_max_pending = TX_RING_SIZE - 1;
3533 ering->rx_pending = sky2->rx_pending;
3534 ering->rx_mini_pending = 0;
3535 ering->rx_jumbo_pending = 0;
3536 ering->tx_pending = sky2->tx_pending;
3539 static int sky2_set_ringparam(struct net_device *dev,
3540 struct ethtool_ringparam *ering)
3542 struct sky2_port *sky2 = netdev_priv(dev);
3545 if (ering->rx_pending > RX_MAX_PENDING ||
3546 ering->rx_pending < 8 ||
3547 ering->tx_pending < MAX_SKB_TX_LE ||
3548 ering->tx_pending > TX_RING_SIZE - 1)
3551 if (netif_running(dev))
3554 sky2->rx_pending = ering->rx_pending;
3555 sky2->tx_pending = ering->tx_pending;
3557 if (netif_running(dev)) {
3566 static int sky2_get_regs_len(struct net_device *dev)
3572 * Returns copy of control register region
3573 * Note: ethtool_get_regs always provides full size (16k) buffer
3575 static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3578 const struct sky2_port *sky2 = netdev_priv(dev);
3579 const void __iomem *io = sky2->hw->regs;
3584 for (b = 0; b < 128; b++) {
3585 /* This complicated switch statement is to make sure and
3586 * only access regions that are unreserved.
3587 * Some blocks are only valid on dual port cards.
3588 * and block 3 has some special diagnostic registers that
3593 /* skip diagnostic ram region */
3594 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3597 /* dual port cards only */
3598 case 5: /* Tx Arbiter 2 */
3600 case 14 ... 15: /* TX2 */
3601 case 17: case 19: /* Ram Buffer 2 */
3602 case 22 ... 23: /* Tx Ram Buffer 2 */
3603 case 25: /* Rx MAC Fifo 1 */
3604 case 27: /* Tx MAC Fifo 2 */
3605 case 31: /* GPHY 2 */
3606 case 40 ... 47: /* Pattern Ram 2 */
3607 case 52: case 54: /* TCP Segmentation 2 */
3608 case 112 ... 116: /* GMAC 2 */
3609 if (sky2->hw->ports == 1)
3612 case 0: /* Control */
3613 case 2: /* Mac address */
3614 case 4: /* Tx Arbiter 1 */
3615 case 7: /* PCI express reg */
3617 case 12 ... 13: /* TX1 */
3618 case 16: case 18:/* Rx Ram Buffer 1 */
3619 case 20 ... 21: /* Tx Ram Buffer 1 */
3620 case 24: /* Rx MAC Fifo 1 */
3621 case 26: /* Tx MAC Fifo 1 */
3622 case 28 ... 29: /* Descriptor and status unit */
3623 case 30: /* GPHY 1*/
3624 case 32 ... 39: /* Pattern Ram 1 */
3625 case 48: case 50: /* TCP Segmentation 1 */
3626 case 56 ... 60: /* PCI space */
3627 case 80 ... 84: /* GMAC 1 */
3628 memcpy_fromio(p, io, 128);
3640 /* In order to do Jumbo packets on these chips, need to turn off the
3641 * transmit store/forward. Therefore checksum offload won't work.
3643 static int no_tx_offload(struct net_device *dev)
3645 const struct sky2_port *sky2 = netdev_priv(dev);
3646 const struct sky2_hw *hw = sky2->hw;
3648 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3651 static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3653 if (data && no_tx_offload(dev))
3656 return ethtool_op_set_tx_csum(dev, data);
3660 static int sky2_set_tso(struct net_device *dev, u32 data)
3662 if (data && no_tx_offload(dev))
3665 return ethtool_op_set_tso(dev, data);
3668 static int sky2_get_eeprom_len(struct net_device *dev)
3670 struct sky2_port *sky2 = netdev_priv(dev);
3671 struct sky2_hw *hw = sky2->hw;
3674 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3675 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3678 static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3682 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3685 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
3686 } while (!(offset & PCI_VPD_ADDR_F));
3688 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3692 static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3694 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3695 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3697 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
3698 } while (offset & PCI_VPD_ADDR_F);
3701 static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3704 struct sky2_port *sky2 = netdev_priv(dev);
3705 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3706 int length = eeprom->len;
3707 u16 offset = eeprom->offset;
3712 eeprom->magic = SKY2_EEPROM_MAGIC;
3714 while (length > 0) {
3715 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3716 int n = min_t(int, length, sizeof(val));
3718 memcpy(data, &val, n);
3726 static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3729 struct sky2_port *sky2 = netdev_priv(dev);
3730 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3731 int length = eeprom->len;
3732 u16 offset = eeprom->offset;
3737 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3740 while (length > 0) {
3742 int n = min_t(int, length, sizeof(val));
3744 if (n < sizeof(val))
3745 val = sky2_vpd_read(sky2->hw, cap, offset);
3746 memcpy(&val, data, n);
3748 sky2_vpd_write(sky2->hw, cap, offset, val);
3758 static const struct ethtool_ops sky2_ethtool_ops = {
3759 .get_settings = sky2_get_settings,
3760 .set_settings = sky2_set_settings,
3761 .get_drvinfo = sky2_get_drvinfo,
3762 .get_wol = sky2_get_wol,
3763 .set_wol = sky2_set_wol,
3764 .get_msglevel = sky2_get_msglevel,
3765 .set_msglevel = sky2_set_msglevel,
3766 .nway_reset = sky2_nway_reset,
3767 .get_regs_len = sky2_get_regs_len,
3768 .get_regs = sky2_get_regs,
3769 .get_link = ethtool_op_get_link,
3770 .get_eeprom_len = sky2_get_eeprom_len,
3771 .get_eeprom = sky2_get_eeprom,
3772 .set_eeprom = sky2_set_eeprom,
3773 .set_sg = ethtool_op_set_sg,
3774 .set_tx_csum = sky2_set_tx_csum,
3775 .set_tso = sky2_set_tso,
3776 .get_rx_csum = sky2_get_rx_csum,
3777 .set_rx_csum = sky2_set_rx_csum,
3778 .get_strings = sky2_get_strings,
3779 .get_coalesce = sky2_get_coalesce,
3780 .set_coalesce = sky2_set_coalesce,
3781 .get_ringparam = sky2_get_ringparam,
3782 .set_ringparam = sky2_set_ringparam,
3783 .get_pauseparam = sky2_get_pauseparam,
3784 .set_pauseparam = sky2_set_pauseparam,
3785 .phys_id = sky2_phys_id,
3786 .get_sset_count = sky2_get_sset_count,
3787 .get_ethtool_stats = sky2_get_ethtool_stats,
3790 #ifdef CONFIG_SKY2_DEBUG
3792 static struct dentry *sky2_debug;
3794 static int sky2_debug_show(struct seq_file *seq, void *v)
3796 struct net_device *dev = seq->private;
3797 const struct sky2_port *sky2 = netdev_priv(dev);
3798 struct sky2_hw *hw = sky2->hw;
3799 unsigned port = sky2->port;
3803 if (!netif_running(dev))
3806 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3807 sky2_read32(hw, B0_ISRC),
3808 sky2_read32(hw, B0_IMSK),
3809 sky2_read32(hw, B0_Y2_SP_ICR));
3811 napi_disable(&hw->napi);
3812 last = sky2_read16(hw, STAT_PUT_IDX);
3814 if (hw->st_idx == last)
3815 seq_puts(seq, "Status ring (empty)\n");
3817 seq_puts(seq, "Status ring\n");
3818 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3819 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3820 const struct sky2_status_le *le = hw->st_le + idx;
3821 seq_printf(seq, "[%d] %#x %d %#x\n",
3822 idx, le->opcode, le->length, le->status);
3824 seq_puts(seq, "\n");
3827 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3828 sky2->tx_cons, sky2->tx_prod,
3829 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3830 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3832 /* Dump contents of tx ring */
3834 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3835 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3836 const struct sky2_tx_le *le = sky2->tx_le + idx;
3837 u32 a = le32_to_cpu(le->addr);
3840 seq_printf(seq, "%u:", idx);
3843 switch(le->opcode & ~HW_OWNER) {
3845 seq_printf(seq, " %#x:", a);
3848 seq_printf(seq, " mtu=%d", a);
3851 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3854 seq_printf(seq, " csum=%#x", a);
3857 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3860 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3863 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3866 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3867 a, le16_to_cpu(le->length));
3870 if (le->ctrl & EOP) {
3871 seq_putc(seq, '\n');
3876 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3877 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3878 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3879 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3881 sky2_read32(hw, B0_Y2_SP_LISR);
3882 napi_enable(&hw->napi);
3886 static int sky2_debug_open(struct inode *inode, struct file *file)
3888 return single_open(file, sky2_debug_show, inode->i_private);
3891 static const struct file_operations sky2_debug_fops = {
3892 .owner = THIS_MODULE,
3893 .open = sky2_debug_open,
3895 .llseek = seq_lseek,
3896 .release = single_release,
3900 * Use network device events to create/remove/rename
3901 * debugfs file entries
3903 static int sky2_device_event(struct notifier_block *unused,
3904 unsigned long event, void *ptr)
3906 struct net_device *dev = ptr;
3907 struct sky2_port *sky2 = netdev_priv(dev);
3909 if (dev->open != sky2_up || !sky2_debug)
3913 case NETDEV_CHANGENAME:
3914 if (sky2->debugfs) {
3915 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3916 sky2_debug, dev->name);
3920 case NETDEV_GOING_DOWN:
3921 if (sky2->debugfs) {
3922 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3924 debugfs_remove(sky2->debugfs);
3925 sky2->debugfs = NULL;
3930 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3933 if (IS_ERR(sky2->debugfs))
3934 sky2->debugfs = NULL;
3940 static struct notifier_block sky2_notifier = {
3941 .notifier_call = sky2_device_event,
3945 static __init void sky2_debug_init(void)
3949 ent = debugfs_create_dir("sky2", NULL);
3950 if (!ent || IS_ERR(ent))
3954 register_netdevice_notifier(&sky2_notifier);
3957 static __exit void sky2_debug_cleanup(void)
3960 unregister_netdevice_notifier(&sky2_notifier);
3961 debugfs_remove(sky2_debug);
3967 #define sky2_debug_init()
3968 #define sky2_debug_cleanup()
3972 /* Initialize network device */
3973 static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3975 int highmem, int wol)
3977 struct sky2_port *sky2;
3978 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3981 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
3985 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3986 dev->irq = hw->pdev->irq;
3987 dev->open = sky2_up;
3988 dev->stop = sky2_down;
3989 dev->do_ioctl = sky2_ioctl;
3990 dev->hard_start_xmit = sky2_xmit_frame;
3991 dev->set_multicast_list = sky2_set_multicast;
3992 dev->set_mac_address = sky2_set_mac_address;
3993 dev->change_mtu = sky2_change_mtu;
3994 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3995 dev->tx_timeout = sky2_tx_timeout;
3996 dev->watchdog_timeo = TX_WATCHDOG;
3997 #ifdef CONFIG_NET_POLL_CONTROLLER
3999 dev->poll_controller = sky2_netpoll;
4002 sky2 = netdev_priv(dev);
4005 sky2->msg_enable = netif_msg_init(debug, default_msg);
4007 /* Auto speed and flow control */
4008 sky2->autoneg = AUTONEG_ENABLE;
4009 sky2->flow_mode = FC_BOTH;
4013 sky2->advertising = sky2_supported_modes(hw);
4014 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
4017 spin_lock_init(&sky2->phy_lock);
4018 sky2->tx_pending = TX_DEF_PENDING;
4019 sky2->rx_pending = RX_DEF_PENDING;
4021 hw->dev[port] = dev;
4025 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4027 dev->features |= NETIF_F_HIGHDMA;
4029 #ifdef SKY2_VLAN_TAG_USED
4030 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4031 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4032 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4033 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4034 dev->vlan_rx_register = sky2_vlan_rx_register;
4038 /* read the mac address */
4039 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4040 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4045 static void __devinit sky2_show_addr(struct net_device *dev)
4047 const struct sky2_port *sky2 = netdev_priv(dev);
4048 DECLARE_MAC_BUF(mac);
4050 if (netif_msg_probe(sky2))
4051 printk(KERN_INFO PFX "%s: addr %s\n",
4052 dev->name, print_mac(mac, dev->dev_addr));
4055 /* Handle software interrupt used during MSI test */
4056 static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4058 struct sky2_hw *hw = dev_id;
4059 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4064 if (status & Y2_IS_IRQ_SW) {
4065 hw->flags |= SKY2_HW_USE_MSI;
4066 wake_up(&hw->msi_wait);
4067 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4069 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4074 /* Test interrupt path by forcing a a software IRQ */
4075 static int __devinit sky2_test_msi(struct sky2_hw *hw)
4077 struct pci_dev *pdev = hw->pdev;
4080 init_waitqueue_head (&hw->msi_wait);
4082 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4084 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4086 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4090 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4091 sky2_read8(hw, B0_CTST);
4093 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4095 if (!(hw->flags & SKY2_HW_USE_MSI)) {
4096 /* MSI test failed, go back to INTx mode */
4097 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4098 "switching to INTx mode.\n");
4101 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4104 sky2_write32(hw, B0_IMSK, 0);
4105 sky2_read32(hw, B0_IMSK);
4107 free_irq(pdev->irq, hw);
4112 static int __devinit pci_wake_enabled(struct pci_dev *dev)
4114 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4119 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4121 return value & PCI_PM_CTRL_PME_ENABLE;
4124 static int __devinit sky2_probe(struct pci_dev *pdev,
4125 const struct pci_device_id *ent)
4127 struct net_device *dev;
4129 int err, using_dac = 0, wol_default;
4131 err = pci_enable_device(pdev);
4133 dev_err(&pdev->dev, "cannot enable PCI device\n");
4137 err = pci_request_regions(pdev, DRV_NAME);
4139 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4140 goto err_out_disable;
4143 pci_set_master(pdev);
4145 if (sizeof(dma_addr_t) > sizeof(u32) &&
4146 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4148 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4150 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4151 "for consistent allocations\n");
4152 goto err_out_free_regions;
4155 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4157 dev_err(&pdev->dev, "no usable DMA configuration\n");
4158 goto err_out_free_regions;
4162 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4165 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
4167 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4168 goto err_out_free_regions;
4173 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4175 dev_err(&pdev->dev, "cannot map device registers\n");
4176 goto err_out_free_hw;
4180 /* The sk98lin vendor driver uses hardware byte swapping but
4181 * this driver uses software swapping.
4185 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
4186 reg &= ~PCI_REV_DESC;
4187 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
4191 /* ring for status responses */
4192 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
4194 goto err_out_iounmap;
4196 err = sky2_init(hw);
4198 goto err_out_iounmap;
4200 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
4201 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4202 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
4203 hw->chip_id, hw->chip_rev);
4207 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4210 goto err_out_free_pci;
4213 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4214 err = sky2_test_msi(hw);
4215 if (err == -EOPNOTSUPP)
4216 pci_disable_msi(pdev);
4218 goto err_out_free_netdev;
4221 err = register_netdev(dev);
4223 dev_err(&pdev->dev, "cannot register net device\n");
4224 goto err_out_free_netdev;
4227 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4229 err = request_irq(pdev->irq, sky2_intr,
4230 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4233 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4234 goto err_out_unregister;
4236 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4237 napi_enable(&hw->napi);
4239 sky2_show_addr(dev);
4241 if (hw->ports > 1) {
4242 struct net_device *dev1;
4244 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4246 dev_warn(&pdev->dev, "allocation for second device failed\n");
4247 else if ((err = register_netdev(dev1))) {
4248 dev_warn(&pdev->dev,
4249 "register of second port failed (%d)\n", err);
4253 sky2_show_addr(dev1);
4256 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
4257 INIT_WORK(&hw->restart_work, sky2_restart);
4259 pci_set_drvdata(pdev, hw);
4264 if (hw->flags & SKY2_HW_USE_MSI)
4265 pci_disable_msi(pdev);
4266 unregister_netdev(dev);
4267 err_out_free_netdev:
4270 sky2_write8(hw, B0_CTST, CS_RST_SET);
4271 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4276 err_out_free_regions:
4277 pci_release_regions(pdev);
4279 pci_disable_device(pdev);
4281 pci_set_drvdata(pdev, NULL);
4285 static void __devexit sky2_remove(struct pci_dev *pdev)
4287 struct sky2_hw *hw = pci_get_drvdata(pdev);
4293 del_timer_sync(&hw->watchdog_timer);
4294 cancel_work_sync(&hw->restart_work);
4296 for (i = hw->ports-1; i >= 0; --i)
4297 unregister_netdev(hw->dev[i]);
4299 sky2_write32(hw, B0_IMSK, 0);
4303 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
4304 sky2_write8(hw, B0_CTST, CS_RST_SET);
4305 sky2_read8(hw, B0_CTST);
4307 free_irq(pdev->irq, hw);
4308 if (hw->flags & SKY2_HW_USE_MSI)
4309 pci_disable_msi(pdev);
4310 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4311 pci_release_regions(pdev);
4312 pci_disable_device(pdev);
4314 for (i = hw->ports-1; i >= 0; --i)
4315 free_netdev(hw->dev[i]);
4320 pci_set_drvdata(pdev, NULL);
4324 static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4326 struct sky2_hw *hw = pci_get_drvdata(pdev);
4332 del_timer_sync(&hw->watchdog_timer);
4333 cancel_work_sync(&hw->restart_work);
4335 for (i = 0; i < hw->ports; i++) {
4336 struct net_device *dev = hw->dev[i];
4337 struct sky2_port *sky2 = netdev_priv(dev);
4339 netif_device_detach(dev);
4340 if (netif_running(dev))
4344 sky2_wol_init(sky2);
4349 sky2_write32(hw, B0_IMSK, 0);
4350 napi_disable(&hw->napi);
4353 pci_save_state(pdev);
4354 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4355 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4360 static int sky2_resume(struct pci_dev *pdev)
4362 struct sky2_hw *hw = pci_get_drvdata(pdev);
4368 err = pci_set_power_state(pdev, PCI_D0);
4372 err = pci_restore_state(pdev);
4376 pci_enable_wake(pdev, PCI_D0, 0);
4378 /* Re-enable all clocks */
4379 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4380 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4381 hw->chip_id == CHIP_ID_YUKON_FE_P)
4382 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4385 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4386 napi_enable(&hw->napi);
4388 for (i = 0; i < hw->ports; i++) {
4389 struct net_device *dev = hw->dev[i];
4391 netif_device_attach(dev);
4392 if (netif_running(dev)) {
4395 printk(KERN_ERR PFX "%s: could not up: %d\n",
4405 dev_err(&pdev->dev, "resume failed (%d)\n", err);
4406 pci_disable_device(pdev);
4411 static void sky2_shutdown(struct pci_dev *pdev)
4413 struct sky2_hw *hw = pci_get_drvdata(pdev);
4419 del_timer_sync(&hw->watchdog_timer);
4421 for (i = 0; i < hw->ports; i++) {
4422 struct net_device *dev = hw->dev[i];
4423 struct sky2_port *sky2 = netdev_priv(dev);
4427 sky2_wol_init(sky2);
4434 pci_enable_wake(pdev, PCI_D3hot, wol);
4435 pci_enable_wake(pdev, PCI_D3cold, wol);
4437 pci_disable_device(pdev);
4438 pci_set_power_state(pdev, PCI_D3hot);
4442 static struct pci_driver sky2_driver = {
4444 .id_table = sky2_id_table,
4445 .probe = sky2_probe,
4446 .remove = __devexit_p(sky2_remove),
4448 .suspend = sky2_suspend,
4449 .resume = sky2_resume,
4451 .shutdown = sky2_shutdown,
4454 static int __init sky2_init_module(void)
4457 return pci_register_driver(&sky2_driver);
4460 static void __exit sky2_cleanup_module(void)
4462 pci_unregister_driver(&sky2_driver);
4463 sky2_debug_cleanup();
4466 module_init(sky2_init_module);
4467 module_exit(sky2_cleanup_module);
4469 MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4470 MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4471 MODULE_LICENSE("GPL");
4472 MODULE_VERSION(DRV_VERSION);