2 * VIA IDE driver for Linux. Supported southbridges:
4 * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
5 * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
6 * vt8235, vt8237, vt8237a
8 * Copyright (c) 2000-2002 Vojtech Pavlik
9 * Copyright (c) 2007 Bartlomiej Zolnierkiewicz
11 * Based on the work of:
17 * Obsolete device documentation publically available from via.com.tw
18 * Current device documentation available under NDA only
22 * This program is free software; you can redistribute it and/or modify it
23 * under the terms of the GNU General Public License version 2 as published by
24 * the Free Software Foundation.
27 #include <linux/module.h>
28 #include <linux/kernel.h>
29 #include <linux/pci.h>
30 #include <linux/init.h>
31 #include <linux/ide.h>
32 #include <linux/dmi.h>
34 #ifdef CONFIG_PPC_CHRP
35 #include <asm/processor.h>
38 #define DRV_NAME "via82cxxx"
40 #define VIA_IDE_ENABLE 0x40
41 #define VIA_IDE_CONFIG 0x41
42 #define VIA_FIFO_CONFIG 0x43
43 #define VIA_MISC_1 0x44
44 #define VIA_MISC_2 0x45
45 #define VIA_MISC_3 0x46
46 #define VIA_DRIVE_TIMING 0x48
47 #define VIA_8BIT_TIMING 0x4e
48 #define VIA_ADDRESS_SETUP 0x4c
49 #define VIA_UDMA_TIMING 0x50
51 #define VIA_BAD_PREQ 0x01 /* Crashes if PREQ# till DDACK# set */
52 #define VIA_BAD_CLK66 0x02 /* 66 MHz clock doesn't work correctly */
53 #define VIA_SET_FIFO 0x04 /* Needs to have FIFO split set */
54 #define VIA_NO_UNMASK 0x08 /* Doesn't work with IRQ unmasking on */
55 #define VIA_BAD_ID 0x10 /* Has wrong vendor ID (0x1107) */
56 #define VIA_BAD_AST 0x20 /* Don't touch Address Setup Timing */
59 * VIA SouthBridge chips.
62 static struct via_isa_bridge {
69 } via_isa_bridges[] = {
70 { "vx855", PCI_DEVICE_ID_VIA_VX855, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
71 { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
72 { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
73 { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
74 { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
75 { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
76 { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
77 { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
78 { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
79 { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
80 { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, ATA_UDMA5, },
81 { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, ATA_UDMA5, },
82 { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, ATA_UDMA5, },
83 { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, ATA_UDMA5, },
84 { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, ATA_UDMA4, },
85 { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
86 { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, ATA_UDMA4, },
87 { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
88 { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, ATA_UDMA2, VIA_SET_FIFO },
89 { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, ATA_UDMA2, VIA_SET_FIFO | VIA_BAD_PREQ },
90 { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, ATA_UDMA2, VIA_SET_FIFO },
91 { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, ATA_UDMA2, VIA_SET_FIFO },
92 { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, 0x00, VIA_SET_FIFO },
93 { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK },
94 { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
98 static unsigned int via_clock;
99 static char *via_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
103 struct via_isa_bridge *via_config;
104 unsigned int via_80w;
108 * via_set_speed - write timing registers
111 * @timing: IDE timing data to use
113 * via_set_speed writes timing values to the chipset registers
116 static void via_set_speed(ide_hwif_t *hwif, u8 dn, struct ide_timing *timing)
118 struct pci_dev *dev = to_pci_dev(hwif->dev);
119 struct ide_host *host = pci_get_drvdata(dev);
120 struct via82cxxx_dev *vdev = host->host_priv;
123 if (~vdev->via_config->flags & VIA_BAD_AST) {
124 pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
125 t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
126 pci_write_config_byte(dev, VIA_ADDRESS_SETUP, t);
129 pci_write_config_byte(dev, VIA_8BIT_TIMING + (1 - (dn >> 1)),
130 ((clamp_val(timing->act8b, 1, 16) - 1) << 4) | (clamp_val(timing->rec8b, 1, 16) - 1));
132 pci_write_config_byte(dev, VIA_DRIVE_TIMING + (3 - dn),
133 ((clamp_val(timing->active, 1, 16) - 1) << 4) | (clamp_val(timing->recover, 1, 16) - 1));
135 switch (vdev->via_config->udma_mask) {
136 case ATA_UDMA2: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 5) - 2)) : 0x03; break;
137 case ATA_UDMA4: t = timing->udma ? (0xe8 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x0f; break;
138 case ATA_UDMA5: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
139 case ATA_UDMA6: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
143 pci_write_config_byte(dev, VIA_UDMA_TIMING + (3 - dn), t);
147 * via_set_drive - configure transfer mode
148 * @drive: Drive to set up
149 * @speed: desired speed
151 * via_set_drive() computes timing values configures the chipset to
152 * a desired transfer mode. It also can be called by upper layers.
155 static void via_set_drive(ide_drive_t *drive, const u8 speed)
157 ide_hwif_t *hwif = drive->hwif;
158 ide_drive_t *peer = ide_get_pair_dev(drive);
159 struct pci_dev *dev = to_pci_dev(hwif->dev);
160 struct ide_host *host = pci_get_drvdata(dev);
161 struct via82cxxx_dev *vdev = host->host_priv;
162 struct ide_timing t, p;
165 T = 1000000000 / via_clock;
167 switch (vdev->via_config->udma_mask) {
168 case ATA_UDMA2: UT = T; break;
169 case ATA_UDMA4: UT = T/2; break;
170 case ATA_UDMA5: UT = T/3; break;
171 case ATA_UDMA6: UT = T/4; break;
175 ide_timing_compute(drive, speed, &t, T, UT);
178 ide_timing_compute(peer, peer->current_speed, &p, T, UT);
179 ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
182 via_set_speed(hwif, drive->dn, &t);
186 * via_set_pio_mode - set host controller for PIO mode
188 * @pio: PIO mode number
190 * A callback from the upper layers for PIO-only tuning.
193 static void via_set_pio_mode(ide_drive_t *drive, const u8 pio)
195 via_set_drive(drive, XFER_PIO_0 + pio);
198 static struct via_isa_bridge *via_config_find(struct pci_dev **isa)
200 struct via_isa_bridge *via_config;
202 for (via_config = via_isa_bridges; via_config->id; via_config++)
203 if ((*isa = pci_get_device(PCI_VENDOR_ID_VIA +
204 !!(via_config->flags & VIA_BAD_ID),
205 via_config->id, NULL))) {
207 if ((*isa)->revision >= via_config->rev_min &&
208 (*isa)->revision <= via_config->rev_max)
217 * Check and handle 80-wire cable presence
219 static void via_cable_detect(struct via82cxxx_dev *vdev, u32 u)
223 switch (vdev->via_config->udma_mask) {
225 for (i = 24; i >= 0; i -= 8)
226 if (((u >> (i & 16)) & 8) &&
228 (((u >> i) & 7) < 2)) {
233 vdev->via_80w |= (1 << (1 - (i >> 4)));
238 for (i = 24; i >= 0; i -= 8)
239 if (((u >> i) & 0x10) ||
240 (((u >> i) & 0x20) &&
241 (((u >> i) & 7) < 4))) {
242 /* BIOS 80-wire bit or
243 * UDMA w/ < 60ns/cycle
245 vdev->via_80w |= (1 << (1 - (i >> 4)));
250 for (i = 24; i >= 0; i -= 8)
251 if (((u >> i) & 0x10) ||
252 (((u >> i) & 0x20) &&
253 (((u >> i) & 7) < 6))) {
254 /* BIOS 80-wire bit or
255 * UDMA w/ < 60ns/cycle
257 vdev->via_80w |= (1 << (1 - (i >> 4)));
264 * init_chipset_via82cxxx - initialization handler
267 * The initialization callback. Here we determine the IDE chip type
268 * and initialize its drive independent registers.
271 static int init_chipset_via82cxxx(struct pci_dev *dev)
273 struct ide_host *host = pci_get_drvdata(dev);
274 struct via82cxxx_dev *vdev = host->host_priv;
275 struct via_isa_bridge *via_config = vdev->via_config;
280 * Detect cable and configure Clk66
282 pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
284 via_cable_detect(vdev, u);
286 if (via_config->udma_mask == ATA_UDMA4) {
288 pci_write_config_dword(dev, VIA_UDMA_TIMING, u|0x80008);
289 } else if (via_config->flags & VIA_BAD_CLK66) {
290 /* Would cause trouble on 596a and 686 */
291 pci_write_config_dword(dev, VIA_UDMA_TIMING, u & ~0x80008);
295 * Check whether interfaces are enabled.
298 pci_read_config_byte(dev, VIA_IDE_ENABLE, &v);
301 * Set up FIFO sizes and thresholds.
304 pci_read_config_byte(dev, VIA_FIFO_CONFIG, &t);
306 /* Disable PREQ# till DDACK# */
307 if (via_config->flags & VIA_BAD_PREQ) {
308 /* Would crash on 586b rev 41 */
312 /* Fix FIFO split between channels */
313 if (via_config->flags & VIA_SET_FIFO) {
316 case 2: t |= 0x00; break; /* 16 on primary */
317 case 1: t |= 0x60; break; /* 16 on secondary */
318 case 3: t |= 0x20; break; /* 8 pri 8 sec */
322 pci_write_config_byte(dev, VIA_FIFO_CONFIG, t);
328 * Cable special cases
331 static const struct dmi_system_id cable_dmi_table[] = {
333 .ident = "Acer Ferrari 3400",
335 DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
336 DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
342 static int via_cable_override(struct pci_dev *pdev)
345 if (dmi_check_system(cable_dmi_table))
348 /* Arima W730-K8/Targa Visionary 811/... */
349 if (pdev->subsystem_vendor == 0x161F &&
350 pdev->subsystem_device == 0x2032)
356 static u8 via82cxxx_cable_detect(ide_hwif_t *hwif)
358 struct pci_dev *pdev = to_pci_dev(hwif->dev);
359 struct ide_host *host = pci_get_drvdata(pdev);
360 struct via82cxxx_dev *vdev = host->host_priv;
362 if (via_cable_override(pdev))
363 return ATA_CBL_PATA40_SHORT;
365 if ((vdev->via_80w >> hwif->channel) & 1)
366 return ATA_CBL_PATA80;
368 return ATA_CBL_PATA40;
371 static const struct ide_port_ops via_port_ops = {
372 .set_pio_mode = via_set_pio_mode,
373 .set_dma_mode = via_set_drive,
374 .cable_detect = via82cxxx_cable_detect,
377 static const struct ide_port_info via82cxxx_chipset __devinitdata = {
379 .init_chipset = init_chipset_via82cxxx,
380 .enablebits = { { 0x40, 0x02, 0x02 }, { 0x40, 0x01, 0x01 } },
381 .port_ops = &via_port_ops,
382 .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST |
383 IDE_HFLAG_POST_SET_MODE |
385 .pio_mask = ATA_PIO5,
386 .swdma_mask = ATA_SWDMA2,
387 .mwdma_mask = ATA_MWDMA2,
390 static int __devinit via_init_one(struct pci_dev *dev, const struct pci_device_id *id)
392 struct pci_dev *isa = NULL;
393 struct via_isa_bridge *via_config;
394 struct via82cxxx_dev *vdev;
396 u8 idx = id->driver_data;
397 struct ide_port_info d;
399 d = via82cxxx_chipset;
402 * Find the ISA bridge and check we know what it is.
404 via_config = via_config_find(&isa);
405 if (!via_config->id) {
406 printk(KERN_WARNING DRV_NAME " %s: unknown chipset, skipping\n",
412 * Print the boot message.
414 printk(KERN_INFO DRV_NAME " %s: VIA %s (rev %02x) IDE %sDMA%s\n",
415 pci_name(dev), via_config->name, isa->revision,
416 via_config->udma_mask ? "U" : "MW",
417 via_dma[via_config->udma_mask ?
418 (fls(via_config->udma_mask) - 1) : 0]);
423 * Determine system bus clock.
425 via_clock = (ide_pci_clk ? ide_pci_clk : 33) * 1000;
428 case 33000: via_clock = 33333; break;
429 case 37000: via_clock = 37500; break;
430 case 41000: via_clock = 41666; break;
433 if (via_clock < 20000 || via_clock > 50000) {
434 printk(KERN_WARNING DRV_NAME ": User given PCI clock speed "
435 "impossible (%d), using 33 MHz instead.\n", via_clock);
440 d.host_flags |= IDE_HFLAG_NO_AUTODMA;
442 d.enablebits[1].reg = d.enablebits[0].reg = 0;
444 if ((via_config->flags & VIA_NO_UNMASK) == 0)
445 d.host_flags |= IDE_HFLAG_UNMASK_IRQS;
447 d.udma_mask = via_config->udma_mask;
449 vdev = kzalloc(sizeof(*vdev), GFP_KERNEL);
451 printk(KERN_ERR DRV_NAME " %s: out of memory :(\n",
456 vdev->via_config = via_config;
458 rc = ide_pci_init_one(dev, &d, vdev);
465 static void __devexit via_remove(struct pci_dev *dev)
467 struct ide_host *host = pci_get_drvdata(dev);
468 struct via82cxxx_dev *vdev = host->host_priv;
474 static const struct pci_device_id via_pci_tbl[] = {
475 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C576_1), 0 },
476 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C586_1), 0 },
477 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_CX700_IDE), 0 },
478 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_VX855_IDE), 0 },
479 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6410), 1 },
480 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_SATA_EIDE), 1 },
483 MODULE_DEVICE_TABLE(pci, via_pci_tbl);
485 static struct pci_driver via_pci_driver = {
487 .id_table = via_pci_tbl,
488 .probe = via_init_one,
489 .remove = __devexit_p(via_remove),
490 .suspend = ide_pci_suspend,
491 .resume = ide_pci_resume,
494 static int __init via_ide_init(void)
496 return ide_pci_register_driver(&via_pci_driver);
499 static void __exit via_ide_exit(void)
501 pci_unregister_driver(&via_pci_driver);
504 module_init(via_ide_init);
505 module_exit(via_ide_exit);
507 MODULE_AUTHOR("Vojtech Pavlik, Michel Aubry, Jeff Garzik, Andre Hedrick");
508 MODULE_DESCRIPTION("PCI driver module for VIA IDE");
509 MODULE_LICENSE("GPL");