1 /* linux/arch/arm/mach-s3c2440/dma.c
3 * Copyright (c) 2006 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2440 DMA selection
8 * http://armlinux.simtec.co.uk/
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/sysdev.h>
18 #include <linux/serial_core.h>
25 #include <plat/regs-serial.h>
26 #include <mach/regs-gpio.h>
27 #include <plat/regs-ac97.h>
28 #include <mach/regs-mem.h>
29 #include <mach/regs-lcd.h>
30 #include <mach/regs-sdi.h>
31 #include <asm/plat-s3c24xx/regs-iis.h>
32 #include <plat/regs-spi.h>
34 static struct s3c24xx_dma_map __initdata s3c2440_dma_mappings[] = {
37 .channels[0] = S3C2410_DCON_CH0_XDREQ0 | DMA_CH_VALID,
41 .channels[1] = S3C2410_DCON_CH1_XDREQ1 | DMA_CH_VALID,
45 .channels[0] = S3C2410_DCON_CH0_SDI | DMA_CH_VALID,
46 .channels[1] = S3C2440_DCON_CH1_SDI | DMA_CH_VALID,
47 .channels[2] = S3C2410_DCON_CH2_SDI | DMA_CH_VALID,
48 .channels[3] = S3C2410_DCON_CH3_SDI | DMA_CH_VALID,
49 .hw_addr.to = S3C2410_PA_IIS + S3C2410_IISFIFO,
50 .hw_addr.from = S3C2410_PA_IIS + S3C2410_IISFIFO,
54 .channels[1] = S3C2410_DCON_CH1_SPI | DMA_CH_VALID,
55 .hw_addr.to = S3C2410_PA_SPI + S3C2410_SPTDAT,
56 .hw_addr.from = S3C2410_PA_SPI + S3C2410_SPRDAT,
60 .channels[3] = S3C2410_DCON_CH3_SPI | DMA_CH_VALID,
61 .hw_addr.to = S3C2410_PA_SPI + 0x20 + S3C2410_SPTDAT,
62 .hw_addr.from = S3C2410_PA_SPI + 0x20 + S3C2410_SPRDAT,
66 .channels[0] = S3C2410_DCON_CH0_UART0 | DMA_CH_VALID,
67 .hw_addr.to = S3C2410_PA_UART0 + S3C2410_UTXH,
68 .hw_addr.from = S3C2410_PA_UART0 + S3C2410_URXH,
72 .channels[1] = S3C2410_DCON_CH1_UART1 | DMA_CH_VALID,
73 .hw_addr.to = S3C2410_PA_UART1 + S3C2410_UTXH,
74 .hw_addr.from = S3C2410_PA_UART1 + S3C2410_URXH,
78 .channels[3] = S3C2410_DCON_CH3_UART2 | DMA_CH_VALID,
79 .hw_addr.to = S3C2410_PA_UART2 + S3C2410_UTXH,
80 .hw_addr.from = S3C2410_PA_UART2 + S3C2410_URXH,
84 .channels[0] = S3C2410_DCON_CH0_TIMER | DMA_CH_VALID,
85 .channels[2] = S3C2410_DCON_CH2_TIMER | DMA_CH_VALID,
86 .channels[3] = S3C2410_DCON_CH3_TIMER | DMA_CH_VALID,
90 .channels[1] = S3C2410_DCON_CH1_I2SSDI | DMA_CH_VALID,
91 .channels[2] = S3C2410_DCON_CH2_I2SSDI | DMA_CH_VALID,
92 .hw_addr.from = S3C2410_PA_IIS + S3C2410_IISFIFO,
96 .channels[0] = S3C2440_DCON_CH0_I2SSDO | DMA_CH_VALID,
97 .channels[2] = S3C2410_DCON_CH2_I2SSDO | DMA_CH_VALID,
98 .hw_addr.to = S3C2410_PA_IIS + S3C2410_IISFIFO,
102 .channels[0] = S3C2440_DCON_CH0_PCMIN | DMA_CH_VALID,
103 .channels[2] = S3C2440_DCON_CH2_PCMIN | DMA_CH_VALID,
104 .hw_addr.from = S3C2440_PA_AC97 + S3C_AC97_PCM_DATA,
108 .channels[1] = S3C2440_DCON_CH1_PCMOUT | DMA_CH_VALID,
109 .channels[3] = S3C2440_DCON_CH3_PCMOUT | DMA_CH_VALID,
110 .hw_addr.to = S3C2440_PA_AC97 + S3C_AC97_PCM_DATA,
114 .channels[2] = S3C2440_DCON_CH2_MICIN | DMA_CH_VALID,
115 .channels[3] = S3C2440_DCON_CH3_MICIN | DMA_CH_VALID,
116 .hw_addr.from = S3C2440_PA_AC97 + S3C_AC97_MIC_DATA,
120 .channels[0] = S3C2410_DCON_CH0_USBEP1 | DMA_CH_VALID,
124 .channels[1] = S3C2410_DCON_CH1_USBEP2 | DMA_CH_VALID,
128 .channels[2] = S3C2410_DCON_CH2_USBEP3 | DMA_CH_VALID,
132 .channels[3] = S3C2410_DCON_CH3_USBEP4 | DMA_CH_VALID,
136 static void s3c2440_dma_select(struct s3c2410_dma_chan *chan,
137 struct s3c24xx_dma_map *map)
139 chan->dcon = map->channels[chan->number] & ~DMA_CH_VALID;
142 static struct s3c24xx_dma_selection __initdata s3c2440_dma_sel = {
143 .select = s3c2440_dma_select,
144 .dcon_mask = 7 << 24,
145 .map = s3c2440_dma_mappings,
146 .map_size = ARRAY_SIZE(s3c2440_dma_mappings),
149 static struct s3c24xx_dma_order __initdata s3c2440_dma_order = {
153 [0] = 3 | DMA_CH_VALID,
154 [1] = 2 | DMA_CH_VALID,
155 [2] = 1 | DMA_CH_VALID,
156 [3] = 0 | DMA_CH_VALID,
161 [0] = 1 | DMA_CH_VALID,
162 [1] = 2 | DMA_CH_VALID,
167 [0] = 2 | DMA_CH_VALID,
168 [1] = 1 | DMA_CH_VALID,
173 [0] = 2 | DMA_CH_VALID,
174 [1] = 1 | DMA_CH_VALID,
179 [0] = 1 | DMA_CH_VALID,
180 [1] = 3 | DMA_CH_VALID,
185 [0] = 3 | DMA_CH_VALID,
186 [1] = 2 | DMA_CH_VALID,
192 static int __init s3c2440_dma_add(struct sys_device *sysdev)
195 s3c24xx_dma_order_set(&s3c2440_dma_order);
196 return s3c24xx_dma_init_map(&s3c2440_dma_sel);
199 static struct sysdev_driver s3c2440_dma_driver = {
200 .add = s3c2440_dma_add,
203 static int __init s3c2440_dma_init(void)
205 return sysdev_driver_register(&s3c2440_sysclass, &s3c2440_dma_driver);
208 arch_initcall(s3c2440_dma_init);