4  *  I2C adapter for the PXA I2C bus access.
 
   6  *  Copyright (C) 2002 Intrinsyc Software Inc.
 
   7  *  Copyright (C) 2004-2005 Deep Blue Solutions Ltd.
 
   9  *  This program is free software; you can redistribute it and/or modify
 
  10  *  it under the terms of the GNU General Public License version 2 as
 
  11  *  published by the Free Software Foundation.
 
  14  *    Apr 2002: Initial version [CS]
 
  15  *    Jun 2002: Properly seperated algo/adap [FB]
 
  16  *    Jan 2003: Fixed several bugs concerning interrupt handling [Kai-Uwe Bloem]
 
  17  *    Jan 2003: added limited signal handling [Kai-Uwe Bloem]
 
  18  *    Sep 2004: Major rework to ensure efficient bus handling [RMK]
 
  19  *    Dec 2004: Added support for PXA27x and slave device probing [Liam Girdwood]
 
  20  *    Feb 2005: Rework slave mode handling [RMK]
 
  22 #include <linux/kernel.h>
 
  23 #include <linux/module.h>
 
  24 #include <linux/i2c.h>
 
  25 #include <linux/i2c-id.h>
 
  26 #include <linux/init.h>
 
  27 #include <linux/time.h>
 
  28 #include <linux/sched.h>
 
  29 #include <linux/delay.h>
 
  30 #include <linux/errno.h>
 
  31 #include <linux/interrupt.h>
 
  32 #include <linux/i2c-pxa.h>
 
  33 #include <linux/platform_device.h>
 
  35 #include <asm/hardware.h>
 
  38 #include <asm/arch/i2c.h>
 
  39 #include <asm/arch/pxa-regs.h>
 
  43         wait_queue_head_t       wait;
 
  48         unsigned int            slave_addr;
 
  50         struct i2c_adapter      adap;
 
  51 #ifdef CONFIG_I2C_PXA_SLAVE
 
  52         struct i2c_slave_client *slave;
 
  55         unsigned int            irqlogidx;
 
  59         void __iomem            *reg_base;
 
  67 #define _IBMR(i2c)      ((i2c)->reg_base + 0)
 
  68 #define _IDBR(i2c)      ((i2c)->reg_base + 8)
 
  69 #define _ICR(i2c)       ((i2c)->reg_base + 0x10)
 
  70 #define _ISR(i2c)       ((i2c)->reg_base + 0x18)
 
  71 #define _ISAR(i2c)      ((i2c)->reg_base + 0x20)
 
  74  * I2C Slave mode address
 
  76 #define I2C_PXA_SLAVE_ADDR      0x1
 
  85 #define BIT(m, s, u)    { .mask = m, .set = s, .unset = u }
 
  88 decode_bits(const char *prefix, const struct bits *bits, int num, u32 val)
 
  90         printk("%s %08x: ", prefix, val);
 
  92                 const char *str = val & bits->mask ? bits->set : bits->unset;
 
  99 static const struct bits isr_bits[] = {
 
 100         BIT(ISR_RWM,    "RX",           "TX"),
 
 101         BIT(ISR_ACKNAK, "NAK",          "ACK"),
 
 102         BIT(ISR_UB,     "Bsy",          "Rdy"),
 
 103         BIT(ISR_IBB,    "BusBsy",       "BusRdy"),
 
 104         BIT(ISR_SSD,    "SlaveStop",    NULL),
 
 105         BIT(ISR_ALD,    "ALD",          NULL),
 
 106         BIT(ISR_ITE,    "TxEmpty",      NULL),
 
 107         BIT(ISR_IRF,    "RxFull",       NULL),
 
 108         BIT(ISR_GCAD,   "GenCall",      NULL),
 
 109         BIT(ISR_SAD,    "SlaveAddr",    NULL),
 
 110         BIT(ISR_BED,    "BusErr",       NULL),
 
 113 static void decode_ISR(unsigned int val)
 
 115         decode_bits(KERN_DEBUG "ISR", isr_bits, ARRAY_SIZE(isr_bits), val);
 
 119 static const struct bits icr_bits[] = {
 
 120         BIT(ICR_START,  "START",        NULL),
 
 121         BIT(ICR_STOP,   "STOP",         NULL),
 
 122         BIT(ICR_ACKNAK, "ACKNAK",       NULL),
 
 123         BIT(ICR_TB,     "TB",           NULL),
 
 124         BIT(ICR_MA,     "MA",           NULL),
 
 125         BIT(ICR_SCLE,   "SCLE",         "scle"),
 
 126         BIT(ICR_IUE,    "IUE",          "iue"),
 
 127         BIT(ICR_GCD,    "GCD",          NULL),
 
 128         BIT(ICR_ITEIE,  "ITEIE",        NULL),
 
 129         BIT(ICR_IRFIE,  "IRFIE",        NULL),
 
 130         BIT(ICR_BEIE,   "BEIE",         NULL),
 
 131         BIT(ICR_SSDIE,  "SSDIE",        NULL),
 
 132         BIT(ICR_ALDIE,  "ALDIE",        NULL),
 
 133         BIT(ICR_SADIE,  "SADIE",        NULL),
 
 134         BIT(ICR_UR,     "UR",           "ur"),
 
 137 static void decode_ICR(unsigned int val)
 
 139         decode_bits(KERN_DEBUG "ICR", icr_bits, ARRAY_SIZE(icr_bits), val);
 
 143 static unsigned int i2c_debug = DEBUG;
 
 145 static void i2c_pxa_show_state(struct pxa_i2c *i2c, int lno, const char *fname)
 
 147         dev_dbg(&i2c->adap.dev, "state:%s:%d: ISR=%08x, ICR=%08x, IBMR=%02x\n", fname, lno,
 
 148                 readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
 
 151 #define show_state(i2c) i2c_pxa_show_state(i2c, __LINE__, __FUNCTION__)
 
 155 #define show_state(i2c) do { } while (0)
 
 156 #define decode_ISR(val) do { } while (0)
 
 157 #define decode_ICR(val) do { } while (0)
 
 160 #define eedbg(lvl, x...) do { if ((lvl) < 1) { printk(KERN_DEBUG "" x); } } while(0)
 
 162 static void i2c_pxa_master_complete(struct pxa_i2c *i2c, int ret);
 
 164 static void i2c_pxa_scream_blue_murder(struct pxa_i2c *i2c, const char *why)
 
 167         printk("i2c: error: %s\n", why);
 
 168         printk("i2c: msg_num: %d msg_idx: %d msg_ptr: %d\n",
 
 169                 i2c->msg_num, i2c->msg_idx, i2c->msg_ptr);
 
 170         printk("i2c: ICR: %08x ISR: %08x\n"
 
 171                "i2c: log: ", readl(_ICR(i2c)), readl(_ISR(i2c)));
 
 172         for (i = 0; i < i2c->irqlogidx; i++)
 
 173                 printk("[%08x:%08x] ", i2c->isrlog[i], i2c->icrlog[i]);
 
 177 static inline int i2c_pxa_is_slavemode(struct pxa_i2c *i2c)
 
 179         return !(readl(_ICR(i2c)) & ICR_SCLE);
 
 182 static void i2c_pxa_abort(struct pxa_i2c *i2c)
 
 184         unsigned long timeout = jiffies + HZ/4;
 
 186         if (i2c_pxa_is_slavemode(i2c)) {
 
 187                 dev_dbg(&i2c->adap.dev, "%s: called in slave mode\n", __func__);
 
 191         while (time_before(jiffies, timeout) && (readl(_IBMR(i2c)) & 0x1) == 0) {
 
 192                 unsigned long icr = readl(_ICR(i2c));
 
 195                 icr |= ICR_ACKNAK | ICR_STOP | ICR_TB;
 
 197                 writel(icr, _ICR(i2c));
 
 204         writel(readl(_ICR(i2c)) & ~(ICR_MA | ICR_START | ICR_STOP),
 
 208 static int i2c_pxa_wait_bus_not_busy(struct pxa_i2c *i2c)
 
 210         int timeout = DEF_TIMEOUT;
 
 212         while (timeout-- && readl(_ISR(i2c)) & (ISR_IBB | ISR_UB)) {
 
 213                 if ((readl(_ISR(i2c)) & ISR_SAD) != 0)
 
 223         return timeout <= 0 ? I2C_RETRY : 0;
 
 226 static int i2c_pxa_wait_master(struct pxa_i2c *i2c)
 
 228         unsigned long timeout = jiffies + HZ*4;
 
 230         while (time_before(jiffies, timeout)) {
 
 232                         dev_dbg(&i2c->adap.dev, "%s: %ld: ISR=%08x, ICR=%08x, IBMR=%02x\n",
 
 233                                 __func__, (long)jiffies, readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
 
 235                 if (readl(_ISR(i2c)) & ISR_SAD) {
 
 237                                 dev_dbg(&i2c->adap.dev, "%s: Slave detected\n", __func__);
 
 241                 /* wait for unit and bus being not busy, and we also do a
 
 242                  * quick check of the i2c lines themselves to ensure they've
 
 245                 if ((readl(_ISR(i2c)) & (ISR_UB | ISR_IBB)) == 0 && readl(_IBMR(i2c)) == 3) {
 
 247                                 dev_dbg(&i2c->adap.dev, "%s: done\n", __func__);
 
 255                 dev_dbg(&i2c->adap.dev, "%s: did not free\n", __func__);
 
 260 static int i2c_pxa_set_master(struct pxa_i2c *i2c)
 
 263                 dev_dbg(&i2c->adap.dev, "setting to bus master\n");
 
 265         if ((readl(_ISR(i2c)) & (ISR_UB | ISR_IBB)) != 0) {
 
 266                 dev_dbg(&i2c->adap.dev, "%s: unit is busy\n", __func__);
 
 267                 if (!i2c_pxa_wait_master(i2c)) {
 
 268                         dev_dbg(&i2c->adap.dev, "%s: error: unit busy\n", __func__);
 
 273         writel(readl(_ICR(i2c)) | ICR_SCLE, _ICR(i2c));
 
 277 #ifdef CONFIG_I2C_PXA_SLAVE
 
 278 static int i2c_pxa_wait_slave(struct pxa_i2c *i2c)
 
 280         unsigned long timeout = jiffies + HZ*1;
 
 286         while (time_before(jiffies, timeout)) {
 
 288                         dev_dbg(&i2c->adap.dev, "%s: %ld: ISR=%08x, ICR=%08x, IBMR=%02x\n",
 
 289                                 __func__, (long)jiffies, readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
 
 291                 if ((readl(_ISR(i2c)) & (ISR_UB|ISR_IBB)) == 0 ||
 
 292                     (readl(_ISR(i2c)) & ISR_SAD) != 0 ||
 
 293                     (readl(_ICR(i2c)) & ICR_SCLE) == 0) {
 
 295                                 dev_dbg(&i2c->adap.dev, "%s: done\n", __func__);
 
 303                 dev_dbg(&i2c->adap.dev, "%s: did not free\n", __func__);
 
 308  * clear the hold on the bus, and take of anything else
 
 309  * that has been configured
 
 311 static void i2c_pxa_set_slave(struct pxa_i2c *i2c, int errcode)
 
 316                 udelay(100);   /* simple delay */
 
 318                 /* we need to wait for the stop condition to end */
 
 320                 /* if we where in stop, then clear... */
 
 321                 if (readl(_ICR(i2c)) & ICR_STOP) {
 
 323                         writel(readl(_ICR(i2c)) & ~ICR_STOP, _ICR(i2c));
 
 326                 if (!i2c_pxa_wait_slave(i2c)) {
 
 327                         dev_err(&i2c->adap.dev, "%s: wait timedout\n",
 
 333         writel(readl(_ICR(i2c)) & ~(ICR_STOP|ICR_ACKNAK|ICR_MA), _ICR(i2c));
 
 334         writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
 
 337                 dev_dbg(&i2c->adap.dev, "ICR now %08x, ISR %08x\n", readl(_ICR(i2c)), readl(_ISR(i2c)));
 
 338                 decode_ICR(readl(_ICR(i2c)));
 
 342 #define i2c_pxa_set_slave(i2c, err)     do { } while (0)
 
 345 static void i2c_pxa_reset(struct pxa_i2c *i2c)
 
 347         pr_debug("Resetting I2C Controller Unit\n");
 
 349         /* abort any transfer currently under way */
 
 352         /* reset according to 9.8 */
 
 353         writel(ICR_UR, _ICR(i2c));
 
 354         writel(I2C_ISR_INIT, _ISR(i2c));
 
 355         writel(readl(_ICR(i2c)) & ~ICR_UR, _ICR(i2c));
 
 357         writel(i2c->slave_addr, _ISAR(i2c));
 
 359         /* set control register values */
 
 360         writel(I2C_ICR_INIT, _ICR(i2c));
 
 362 #ifdef CONFIG_I2C_PXA_SLAVE
 
 363         dev_info(&i2c->adap.dev, "Enabling slave mode\n");
 
 364         writel(readl(_ICR(i2c)) | ICR_SADIE | ICR_ALDIE | ICR_SSDIE, _ICR(i2c));
 
 367         i2c_pxa_set_slave(i2c, 0);
 
 370         writel(readl(_ICR(i2c)) | ICR_IUE, _ICR(i2c));
 
 375 #ifdef CONFIG_I2C_PXA_SLAVE
 
 380 static void i2c_pxa_slave_txempty(struct pxa_i2c *i2c, u32 isr)
 
 383                 /* what should we do here? */
 
 387                 if (i2c->slave != NULL)
 
 388                         ret = i2c->slave->read(i2c->slave->data);
 
 390                 writel(ret, _IDBR(i2c));
 
 391                 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));   /* allow next byte */
 
 395 static void i2c_pxa_slave_rxfull(struct pxa_i2c *i2c, u32 isr)
 
 397         unsigned int byte = readl(_IDBR(i2c));
 
 399         if (i2c->slave != NULL)
 
 400                 i2c->slave->write(i2c->slave->data, byte);
 
 402         writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
 
 405 static void i2c_pxa_slave_start(struct pxa_i2c *i2c, u32 isr)
 
 410                 dev_dbg(&i2c->adap.dev, "SAD, mode is slave-%cx\n",
 
 411                        (isr & ISR_RWM) ? 'r' : 't');
 
 413         if (i2c->slave != NULL)
 
 414                 i2c->slave->event(i2c->slave->data,
 
 415                                  (isr & ISR_RWM) ? I2C_SLAVE_EVENT_START_READ : I2C_SLAVE_EVENT_START_WRITE);
 
 418          * slave could interrupt in the middle of us generating a
 
 419          * start condition... if this happens, we'd better back off
 
 420          * and stop holding the poor thing up
 
 422         writel(readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP), _ICR(i2c));
 
 423         writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
 
 428                 if ((readl(_IBMR(i2c)) & 2) == 2)
 
 434                         dev_err(&i2c->adap.dev, "timeout waiting for SCL high\n");
 
 439         writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
 
 442 static void i2c_pxa_slave_stop(struct pxa_i2c *i2c)
 
 445                 dev_dbg(&i2c->adap.dev, "ISR: SSD (Slave Stop)\n");
 
 447         if (i2c->slave != NULL)
 
 448                 i2c->slave->event(i2c->slave->data, I2C_SLAVE_EVENT_STOP);
 
 451                 dev_dbg(&i2c->adap.dev, "ISR: SSD (Slave Stop) acked\n");
 
 454          * If we have a master-mode message waiting,
 
 455          * kick it off now that the slave has completed.
 
 458                 i2c_pxa_master_complete(i2c, I2C_RETRY);
 
 461 static void i2c_pxa_slave_txempty(struct pxa_i2c *i2c, u32 isr)
 
 464                 /* what should we do here? */
 
 466                 writel(0, _IDBR(i2c));
 
 467                 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
 
 471 static void i2c_pxa_slave_rxfull(struct pxa_i2c *i2c, u32 isr)
 
 473         writel(readl(_ICR(i2c)) | ICR_TB | ICR_ACKNAK, _ICR(i2c));
 
 476 static void i2c_pxa_slave_start(struct pxa_i2c *i2c, u32 isr)
 
 481          * slave could interrupt in the middle of us generating a
 
 482          * start condition... if this happens, we'd better back off
 
 483          * and stop holding the poor thing up
 
 485         writel(readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP), _ICR(i2c));
 
 486         writel(readl(_ICR(i2c)) | ICR_TB | ICR_ACKNAK, _ICR(i2c));
 
 491                 if ((readl(_IBMR(i2c)) & 2) == 2)
 
 497                         dev_err(&i2c->adap.dev, "timeout waiting for SCL high\n");
 
 502         writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
 
 505 static void i2c_pxa_slave_stop(struct pxa_i2c *i2c)
 
 508                 i2c_pxa_master_complete(i2c, I2C_RETRY);
 
 513  * PXA I2C Master mode
 
 516 static inline unsigned int i2c_pxa_addr_byte(struct i2c_msg *msg)
 
 518         unsigned int addr = (msg->addr & 0x7f) << 1;
 
 520         if (msg->flags & I2C_M_RD)
 
 526 static inline void i2c_pxa_start_message(struct pxa_i2c *i2c)
 
 531          * Step 1: target slave address into IDBR
 
 533         writel(i2c_pxa_addr_byte(i2c->msg), _IDBR(i2c));
 
 536          * Step 2: initiate the write.
 
 538         icr = readl(_ICR(i2c)) & ~(ICR_STOP | ICR_ALDIE);
 
 539         writel(icr | ICR_START | ICR_TB, _ICR(i2c));
 
 542 static inline void i2c_pxa_stop_message(struct pxa_i2c *i2c)
 
 547          * Clear the STOP and ACK flags
 
 549         icr = readl(_ICR(i2c));
 
 550         icr &= ~(ICR_STOP | ICR_ACKNAK);
 
 551         writel(icr, _ICR(i2c));
 
 555  * We are protected by the adapter bus mutex.
 
 557 static int i2c_pxa_do_xfer(struct pxa_i2c *i2c, struct i2c_msg *msg, int num)
 
 563          * Wait for the bus to become free.
 
 565         ret = i2c_pxa_wait_bus_not_busy(i2c);
 
 567                 dev_err(&i2c->adap.dev, "i2c_pxa: timeout waiting for bus free\n");
 
 574         ret = i2c_pxa_set_master(i2c);
 
 576                 dev_err(&i2c->adap.dev, "i2c_pxa_set_master: error %d\n", ret);
 
 580         spin_lock_irq(&i2c->lock);
 
 588         i2c_pxa_start_message(i2c);
 
 590         spin_unlock_irq(&i2c->lock);
 
 593          * The rest of the processing occurs in the interrupt handler.
 
 595         timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
 
 596         i2c_pxa_stop_message(i2c);
 
 599          * We place the return code in i2c->msg_idx.
 
 604                 i2c_pxa_scream_blue_murder(i2c, "timeout");
 
 611  * i2c_pxa_master_complete - complete the message and wake up.
 
 613 static void i2c_pxa_master_complete(struct pxa_i2c *i2c, int ret)
 
 624 static void i2c_pxa_irq_txempty(struct pxa_i2c *i2c, u32 isr)
 
 626         u32 icr = readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP|ICR_ACKNAK|ICR_TB);
 
 630          * If ISR_ALD is set, we lost arbitration.
 
 634                  * Do we need to do anything here?  The PXA docs
 
 635                  * are vague about what happens.
 
 637                 i2c_pxa_scream_blue_murder(i2c, "ALD set");
 
 640                  * We ignore this error.  We seem to see spurious ALDs
 
 641                  * for seemingly no reason.  If we handle them as I think
 
 642                  * they should, we end up causing an I2C error, which
 
 643                  * is painful for some systems.
 
 652                  * I2C bus error - either the device NAK'd us, or
 
 653                  * something more serious happened.  If we were NAK'd
 
 654                  * on the initial address phase, we can retry.
 
 656                 if (isr & ISR_ACKNAK) {
 
 657                         if (i2c->msg_ptr == 0 && i2c->msg_idx == 0)
 
 662                 i2c_pxa_master_complete(i2c, ret);
 
 663         } else if (isr & ISR_RWM) {
 
 665                  * Read mode.  We have just sent the address byte, and
 
 666                  * now we must initiate the transfer.
 
 668                 if (i2c->msg_ptr == i2c->msg->len - 1 &&
 
 669                     i2c->msg_idx == i2c->msg_num - 1)
 
 670                         icr |= ICR_STOP | ICR_ACKNAK;
 
 672                 icr |= ICR_ALDIE | ICR_TB;
 
 673         } else if (i2c->msg_ptr < i2c->msg->len) {
 
 675                  * Write mode.  Write the next data byte.
 
 677                 writel(i2c->msg->buf[i2c->msg_ptr++], _IDBR(i2c));
 
 679                 icr |= ICR_ALDIE | ICR_TB;
 
 682                  * If this is the last byte of the last message, send
 
 685                 if (i2c->msg_ptr == i2c->msg->len &&
 
 686                     i2c->msg_idx == i2c->msg_num - 1)
 
 688         } else if (i2c->msg_idx < i2c->msg_num - 1) {
 
 690                  * Next segment of the message.
 
 697                  * If we aren't doing a repeated start and address,
 
 698                  * go back and try to send the next byte.  Note that
 
 699                  * we do not support switching the R/W direction here.
 
 701                 if (i2c->msg->flags & I2C_M_NOSTART)
 
 705                  * Write the next address.
 
 707                 writel(i2c_pxa_addr_byte(i2c->msg), _IDBR(i2c));
 
 710                  * And trigger a repeated start, and send the byte.
 
 713                 icr |= ICR_START | ICR_TB;
 
 715                 if (i2c->msg->len == 0) {
 
 717                          * Device probes have a message length of zero
 
 718                          * and need the bus to be reset before it can
 
 723                 i2c_pxa_master_complete(i2c, 0);
 
 726         i2c->icrlog[i2c->irqlogidx-1] = icr;
 
 728         writel(icr, _ICR(i2c));
 
 732 static void i2c_pxa_irq_rxfull(struct pxa_i2c *i2c, u32 isr)
 
 734         u32 icr = readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP|ICR_ACKNAK|ICR_TB);
 
 739         i2c->msg->buf[i2c->msg_ptr++] = readl(_IDBR(i2c));
 
 741         if (i2c->msg_ptr < i2c->msg->len) {
 
 743                  * If this is the last byte of the last
 
 744                  * message, send a STOP.
 
 746                 if (i2c->msg_ptr == i2c->msg->len - 1)
 
 747                         icr |= ICR_STOP | ICR_ACKNAK;
 
 749                 icr |= ICR_ALDIE | ICR_TB;
 
 751                 i2c_pxa_master_complete(i2c, 0);
 
 754         i2c->icrlog[i2c->irqlogidx-1] = icr;
 
 756         writel(icr, _ICR(i2c));
 
 759 static irqreturn_t i2c_pxa_handler(int this_irq, void *dev_id)
 
 761         struct pxa_i2c *i2c = dev_id;
 
 762         u32 isr = readl(_ISR(i2c));
 
 764         if (i2c_debug > 2 && 0) {
 
 765                 dev_dbg(&i2c->adap.dev, "%s: ISR=%08x, ICR=%08x, IBMR=%02x\n",
 
 766                         __func__, isr, readl(_ICR(i2c)), readl(_IBMR(i2c)));
 
 770         if (i2c->irqlogidx < ARRAY_SIZE(i2c->isrlog))
 
 771                 i2c->isrlog[i2c->irqlogidx++] = isr;
 
 776          * Always clear all pending IRQs.
 
 778         writel(isr & (ISR_SSD|ISR_ALD|ISR_ITE|ISR_IRF|ISR_SAD|ISR_BED), _ISR(i2c));
 
 781                 i2c_pxa_slave_start(i2c, isr);
 
 783                 i2c_pxa_slave_stop(i2c);
 
 785         if (i2c_pxa_is_slavemode(i2c)) {
 
 787                         i2c_pxa_slave_txempty(i2c, isr);
 
 789                         i2c_pxa_slave_rxfull(i2c, isr);
 
 790         } else if (i2c->msg) {
 
 792                         i2c_pxa_irq_txempty(i2c, isr);
 
 794                         i2c_pxa_irq_rxfull(i2c, isr);
 
 796                 i2c_pxa_scream_blue_murder(i2c, "spurious irq");
 
 803 static int i2c_pxa_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
 
 805         struct pxa_i2c *i2c = adap->algo_data;
 
 808         /* If the I2C controller is disabled we need to reset it (probably due
 
 809            to a suspend/resume destroying state). We do this here as we can then
 
 810            avoid worrying about resuming the controller before its users. */
 
 811         if (!(readl(_ICR(i2c)) & ICR_IUE))
 
 814         for (i = adap->retries; i >= 0; i--) {
 
 815                 ret = i2c_pxa_do_xfer(i2c, msgs, num);
 
 816                 if (ret != I2C_RETRY)
 
 820                         dev_dbg(&adap->dev, "Retrying transmission\n");
 
 823         i2c_pxa_scream_blue_murder(i2c, "exhausted retries");
 
 826         i2c_pxa_set_slave(i2c, ret);
 
 830 static u32 i2c_pxa_functionality(struct i2c_adapter *adap)
 
 832         return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
 
 835 static const struct i2c_algorithm i2c_pxa_algorithm = {
 
 836         .master_xfer    = i2c_pxa_xfer,
 
 837         .functionality  = i2c_pxa_functionality,
 
 840 #define res_len(r)              ((r)->end - (r)->start + 1)
 
 841 static int i2c_pxa_probe(struct platform_device *dev)
 
 844         struct resource *res;
 
 845         struct i2c_pxa_platform_data *plat = dev->dev.platform_data;
 
 849         res = platform_get_resource(dev, IORESOURCE_MEM, 0);
 
 850         irq = platform_get_irq(dev, 0);
 
 851         if (res == NULL || irq < 0)
 
 854         if (!request_mem_region(res->start, res_len(res), res->name))
 
 857         i2c = kzalloc(sizeof(struct pxa_i2c), GFP_KERNEL);
 
 863         i2c->adap.owner   = THIS_MODULE;
 
 864         i2c->adap.algo    = &i2c_pxa_algorithm;
 
 865         i2c->adap.retries = 5;
 
 867         spin_lock_init(&i2c->lock);
 
 868         init_waitqueue_head(&i2c->wait);
 
 870         sprintf(i2c->adap.name, "pxa_i2c-i2c.%u", dev->id);
 
 872         i2c->reg_base = ioremap(res->start, res_len(res));
 
 873         if (!i2c->reg_base) {
 
 878         i2c->iobase = res->start;
 
 879         i2c->iosize = res_len(res);
 
 883         i2c->slave_addr = I2C_PXA_SLAVE_ADDR;
 
 885 #ifdef CONFIG_I2C_PXA_SLAVE
 
 887                 i2c->slave_addr = plat->slave_addr;
 
 888                 i2c->slave = plat->slave;
 
 895                 pxa_gpio_mode(GPIO117_I2CSCL_MD);
 
 896                 pxa_gpio_mode(GPIO118_I2CSDA_MD);
 
 898                 pxa_set_cken(CKEN_I2C, 1);
 
 905                 pxa_set_cken(CKEN_PWRI2C, 1);
 
 909         ret = request_irq(irq, i2c_pxa_handler, IRQF_DISABLED,
 
 910                           i2c->adap.name, i2c);
 
 917         i2c->adap.algo_data = i2c;
 
 918         i2c->adap.dev.parent = &dev->dev;
 
 921                 i2c->adap.class = plat->class;
 
 925          * If "dev->id" is negative we consider it as zero.
 
 926          * The reason to do so is to avoid sysfs names that only make
 
 927          * sense when there are multiple adapters.
 
 929         i2c->adap.nr = dev->id != -1 ? dev->id : 0;
 
 931         ret = i2c_add_numbered_adapter(&i2c->adap);
 
 933                 printk(KERN_INFO "I2C: Failed to add bus\n");
 
 937         platform_set_drvdata(dev, i2c);
 
 939 #ifdef CONFIG_I2C_PXA_SLAVE
 
 940         printk(KERN_INFO "I2C: %s: PXA I2C adapter, slave address %d\n",
 
 941                i2c->adap.dev.bus_id, i2c->slave_addr);
 
 943         printk(KERN_INFO "I2C: %s: PXA I2C adapter\n",
 
 944                i2c->adap.dev.bus_id);
 
 953                 pxa_set_cken(CKEN_I2C, 0);
 
 957                 pxa_set_cken(CKEN_PWRI2C, 0);
 
 959                 PCFR &= ~PCFR_PI2CEN;
 
 966         release_mem_region(res->start, res_len(res));
 
 970 static int i2c_pxa_remove(struct platform_device *dev)
 
 972         struct pxa_i2c *i2c = platform_get_drvdata(dev);
 
 974         platform_set_drvdata(dev, NULL);
 
 976         i2c_del_adapter(&i2c->adap);
 
 977         free_irq(i2c->irq, i2c);
 
 980                 pxa_set_cken(CKEN_I2C, 0);
 
 984                 pxa_set_cken(CKEN_PWRI2C, 0);
 
 986                 PCFR &= ~PCFR_PI2CEN;
 
 990         release_mem_region(i2c->iobase, i2c->iosize);
 
 996 static struct platform_driver i2c_pxa_driver = {
 
 997         .probe          = i2c_pxa_probe,
 
 998         .remove         = i2c_pxa_remove,
 
1000                 .name   = "pxa2xx-i2c",
 
1004 static int __init i2c_adap_pxa_init(void)
 
1006         return platform_driver_register(&i2c_pxa_driver);
 
1009 static void i2c_adap_pxa_exit(void)
 
1011         return platform_driver_unregister(&i2c_pxa_driver);
 
1014 MODULE_LICENSE("GPL");
 
1016 module_init(i2c_adap_pxa_init);
 
1017 module_exit(i2c_adap_pxa_exit);