2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994, 1995 Waldorf Electronics
7 * Written by Ralf Baechle and Andreas Busse
8 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2003 Ralf Baechle
9 * Copyright (C) 1996 Paul M. Antoine
10 * Modified for DECStation and hence R3000 support by Paul M. Antoine
11 * Further modifications by David S. Miller and Harald Koerfgen
12 * Copyright (C) 1999 Silicon Graphics, Inc.
13 * Kevin Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
14 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
16 #include <linux/config.h>
17 #include <linux/init.h>
18 #include <linux/threads.h>
21 #include <asm/regdef.h>
23 #include <asm/mipsregs.h>
24 #include <asm/stackframe.h>
25 #ifdef CONFIG_SGI_IP27
26 #include <asm/sn/addrs.h>
27 #include <asm/sn/sn0/hubni.h>
28 #include <asm/sn/klkernvars.h>
31 .macro ARC64_TWIDDLE_PC
32 #if defined(CONFIG_ARC64) || defined(CONFIG_MAPPED_KERNEL)
33 /* We get launched at a XKPHYS address but the kernel is linked to
34 run at a KSEG0 address, so jump there. */
41 #ifdef CONFIG_SGI_IP27
43 * outputs the local nasid into res. IP27 stuff.
45 .macro GET_NASID_ASM res
46 dli \res, LOCAL_HUB_ADDR(NI_STATUS_REV_ID)
48 and \res, NSRI_NODEID_MASK
49 dsrl \res, NSRI_NODEID_SHFT
51 #endif /* CONFIG_SGI_IP27 */
54 * inputs are the text nasid in t1, data nasid in t2.
56 .macro MAPPED_KERNEL_SETUP_TLB
57 #ifdef CONFIG_MAPPED_KERNEL
59 * This needs to read the nasid - assume 0 for now.
60 * Drop in 0xffffffffc0000000 in tlbhi, 0+VG in tlblo_0,
63 dli t0, 0xffffffffc0000000
65 li t0, 0x1c000 # Offset of text into node memory
66 dsll t1, NASID_SHFT # Shift text nasid into place
67 dsll t2, NASID_SHFT # Same for data nasid
68 or t1, t1, t0 # Physical load address of kernel text
69 or t2, t2, t0 # Physical load address of kernel data
72 dsll t1, 6 # Get pfn into place
73 dsll t2, 6 # Get pfn into place
74 li t0, ((_PAGE_GLOBAL|_PAGE_VALID| _CACHE_CACHABLE_COW) >> 6)
76 mtc0 t0, CP0_ENTRYLO0 # physaddr, VG, cach exlwr
77 li t0, ((_PAGE_GLOBAL|_PAGE_VALID| _PAGE_DIRTY|_CACHE_CACHABLE_COW) >> 6)
79 mtc0 t0, CP0_ENTRYLO1 # physaddr, DVG, cach exlwr
80 li t0, 0x1ffe000 # MAPPED_KERN_TLBMASK, TLBPGMASK_16M
93 * For the moment disable interrupts, mark the kernel mode and
94 * set ST0_KX so that the CPU does not spit fire when using
95 * 64-bit addresses. A full initialization of the CPU's status
96 * register is done later in per_cpu_trap_init().
98 .macro setup_c0_status set clr
101 or t0, ST0_CU0|\set|0x1f|\clr
109 .macro setup_c0_status_pri
111 setup_c0_status ST0_KX 0
117 .macro setup_c0_status_sec
119 setup_c0_status ST0_KX ST0_BEV
121 setup_c0_status 0 ST0_BEV
126 * Reserved space for exception handlers.
127 * Necessary for machines which link their kernels at KSEG0.
131 EXPORT(stext) # used for profiling
136 NESTED(kernel_entry, 16, sp) # kernel entry point
139 #ifdef CONFIG_SGI_IP27
141 move t2, t1 # text and data are here
142 MAPPED_KERNEL_SETUP_TLB
147 PTR_LA t0, __bss_start # clear .bss
149 PTR_LA t1, __bss_stop - LONGSIZE
151 PTR_ADDIU t0, LONGSIZE
155 LONG_S a0, fw_arg0 # firmware arguments
160 PTR_LA $28, init_thread_union
161 PTR_ADDIU sp, $28, _THREAD_SIZE - 32
162 set_saved_sp sp, t0, t1
163 PTR_SUBU sp, 4 * SZREG # init stack pointer
170 * SMP slave cpus entry point. Board specific code for bootstrap calls this
171 * function after setting up the stack and gp registers.
173 NESTED(smp_bootstrap, 16, sp)
176 #ifdef CONFIG_SGI_IP27
178 dli t0, KLDIR_OFFSET + (KLI_KERN_VARS * KLDIR_ENT_SIZE) + \
179 KLDIR_OFF_POINTER + CAC_BASE
182 ld t0, 0(t0) # t0 points to kern_vars struct
183 lh t1, KV_RO_NASID_OFFSET(t0)
184 lh t2, KV_RW_NASID_OFFSET(t0)
185 MAPPED_KERNEL_SETUP_TLB
187 #endif /* CONFIG_SGI_IP27 */
191 #endif /* CONFIG_SMP */
195 .comm kernelsp, NR_CPUS * 8, 8
196 .comm pgd_current, NR_CPUS * 8, 8
198 .comm fw_arg0, SZREG, SZREG # firmware arguments
199 .comm fw_arg1, SZREG, SZREG
200 .comm fw_arg2, SZREG, SZREG
201 .comm fw_arg3, SZREG, SZREG
203 .macro page name, order=0
205 \name: .size \name, (_PAGE_SIZE << \order)
206 .org . + (_PAGE_SIZE << \order)
214 * ... but on 64-bit we've got three-level pagetables with a
215 * slightly different layout ...
217 page swapper_pg_dir, _PGD_ORDER
219 page invalid_pmd_table, _PMD_ORDER
221 page invalid_pte_table, _PTE_ORDER