1 /* This file is subject to the terms and conditions of the GNU General Public
2 * License. See the file "COPYING" in the main directory of this archive
5 * Copyright (C) 1999 by Helge Deller
6 * Copyright 1999 SuSE GmbH (Philipp Rumpf)
7 * Copyright 1999 Philipp Rumpf (prumpf@tux.org)
8 * Copyright 2000 Hewlett Packard (Paul Bame, bame@puffin.external.hp.com)
9 * Copyright (C) 2001 Grant Grundler (Hewlett Packard)
10 * Copyright (C) 2004 Kyle McMartin <kyle@debian.org>
12 * Initial Version 04-23-1999 by Helge Deller <deller@gmx.de>
15 #include <linux/autoconf.h> /* for CONFIG_SMP */
17 #include <asm/asm-offsets.h>
21 #include <asm/assembly.h>
22 #include <asm/pgtable.h>
37 .import init_thread_union,data
38 .import fault_vector_20,code /* IVA parisc 2.0 32 bit */
40 .import fault_vector_11,code /* IVA parisc 1.1 32 bit */
41 .import $global$ /* forward declaration */
44 .export _stext,data /* Kernel want it this way! */
50 /* Make sure sr4-sr7 are set to zero for the kernel address space */
56 /* Clear BSS (shouldn't the boot loader do this?) */
58 .import __bss_start,data
59 .import __bss_stop,data
61 load32 PA(__bss_start),%r3
62 load32 PA(__bss_stop),%r4
64 cmpb,<<,n %r3,%r4,$bss_loop
67 /* Save away the arguments the boot loader passed in (32 bit args) */
68 load32 PA(boot_args),%r1
74 /* Initialize startup VM. Just map first 8/16 MB of memory */
75 load32 PA(swapper_pg_dir),%r4
76 mtctl %r4,%cr24 /* Initialize kernel root pointer */
77 mtctl %r4,%cr25 /* Initialize user root pointer */
82 shrd %r5,PxD_VALUE_SHIFT,%r3
83 ldo (PxD_FLAG_PRESENT+PxD_FLAG_VALID)(%r3),%r3
84 stw %r3,ASM_PGD_ENTRY*ASM_PGD_ENTRY_SIZE(%r4)
85 ldo ASM_PMD_ENTRY*ASM_PMD_ENTRY_SIZE(%r5),%r4
87 /* 2-level page table, so pmd == pgd */
88 ldo ASM_PGD_ENTRY*ASM_PGD_ENTRY_SIZE(%r4),%r4
91 /* Fill in pmd with enough pte directories */
93 SHRREG %r1,PxD_VALUE_SHIFT,%r3
94 ldo (PxD_FLAG_PRESENT+PxD_FLAG_VALID)(%r3),%r3
96 ldi ASM_PT_INITIAL,%r1
100 ldo (ASM_PAGE_SIZE >> PxD_VALUE_SHIFT)(%r3),%r3
103 ldo ASM_PMD_ENTRY_SIZE(%r4),%r4
105 ldo ASM_PGD_ENTRY_SIZE(%r4),%r4
109 /* Now initialize the PTEs themselves */
110 ldo _PAGE_KERNEL(%r0),%r3 /* Hardwired 0 phys addr start */
114 STREGM %r3,ASM_PTE_ENTRY_SIZE(%r1)
115 ldo ASM_PAGE_SIZE(%r3),%r3
116 bb,>= %r3,31-KERNEL_INITIAL_ORDER,$pgt_fill_loop
119 /* Load the return address...er...crash 'n burn */
122 /* And the RFI Target address too */
123 load32 start_kernel,%r11
125 /* And the initial task pointer */
126 load32 init_thread_union,%r6
129 /* And the stack pointer too */
130 ldo THREAD_SZ_ALGN(%r6),%sp
132 /* And the interrupt stack */
133 load32 interrupt_stack,%r6
137 /* Set the smp rendevous address into page zero.
138 ** It would be safer to do this in init_smp_config() but
139 ** it's just way easier to deal with here because
140 ** of 64-bit function ptrs and the address is local to this file.
142 load32 PA(smp_slave_stext),%r10
143 stw %r10,0x10(%r0) /* MEM_RENDEZ */
144 stw %r0,0x28(%r0) /* MEM_RENDEZ_HI - assume addr < 4GB */
150 ** Code Common to both Monarch and Slave processors.
154 ** %r11 must contain RFI target address.
155 ** %r25/%r26 args to pass to target function
156 ** %r2 in case rfi target decides it didn't like something
159 ** %r3 PDCE_PROC address
160 ** %r11 RFI target address
162 ** Caller must init: SR4-7, %sp, %r10, %cr24/25,
168 /* Clear PDC entry point - we won't use it */
169 stw %r0,0x10(%r0) /* MEM_RENDEZ */
170 stw %r0,0x28(%r0) /* MEM_RENDEZ_HI */
171 #endif /*CONFIG_SMP*/
176 /* Save the rfi target address */
177 ldd TI_TASK-THREAD_SZ_ALGN(%sp), %r10
179 std %r11, TASK_PT_GR11(%r10)
180 /* Switch to wide mode Superdome doesn't support narrow PDC
183 1: mfia %rp /* clear upper part of pcoq */
189 /* Set Wide mode as the "Default" (eg for traps)
190 ** First trap occurs *right* after (or part of) rfi for slave CPUs.
191 ** Someday, palo might not do this for the Monarch either.
194 #define MEM_PDC_LO 0x388
195 #define MEM_PDC_HI 0x35C
196 ldw MEM_PDC_LO(%r0),%r3
197 ldw MEM_PDC_HI(%r0),%r6
198 depd %r6, 31, 32, %r3 /* move to upper word */
200 ldo PDC_PSW(%r0),%arg0 /* 21 */
201 ldo PDC_PSW_SET_DEFAULTS(%r0),%arg1 /* 2 */
202 ldo PDC_PSW_WIDE_BIT(%r0),%arg2 /* 2 */
203 load32 PA(stext_pdc_ret), %rp
208 /* restore rfi target address*/
209 ldd TI_TASK-THREAD_SZ_ALGN(%sp), %r10
211 ldd TASK_PT_GR11(%r10), %r11
215 /* PARANOID: clear user scratch/user space SR's */
221 /* Initialize Protection Registers */
227 /* Prepare to RFI! Man all the cannons! */
229 /* Initialize the global data pointer */
232 /* Set up our interrupt table. HPMCs might not work after this!
234 * We need to install the correct iva for PA1.1 or PA2.0. The
235 * following short sequence of instructions can determine this
236 * (without being illegal on a PA1.1 machine).
244 comib,<>,n 0,%r10,$is_pa20
245 ldil L%PA(fault_vector_11),%r10
247 ldo R%PA(fault_vector_11)(%r10),%r10
250 .level LEVEL /* restore 1.1 || 2.0w */
252 load32 PA(fault_vector_20),%r10
274 #ifdef __LP64__ /* move to psw.h? */
275 #define PSW_BITS PSW_Q+PSW_I+PSW_D+PSW_P+PSW_R
277 #define PSW_BITS PSW_SM_Q
281 /* turn off troublesome PSW bits */
285 * - no interruptions except HPMC and TOC (which are handled by PDC)
286 * - Q bit set (IODC / PDC interruptions)
290 load32 KERNEL_PSW,%r10
293 /* Set the space pointers for the post-RFI world
294 ** Clear the two-level IIA Space Queue, effectively setting
297 mtctl %r0,%cr17 /* Clear IIASQ tail */
298 mtctl %r0,%cr17 /* Clear IIASQ head */
300 /* Load RFI target into PC queue */
301 mtctl %r11,%cr18 /* IIAOQ head */
303 mtctl %r11,%cr18 /* IIAOQ tail */
305 /* Jump to hyperspace */
313 .import smp_init_current_idle_task,data
314 .import smp_callin,code
320 break 1,1 /* Break if returned from start_secondary */
326 /***************************************************************************
327 * smp_slave_stext is executed by all non-monarch Processors when the Monarch
328 * pokes the slave CPUs in smp.c:smp_boot_cpus().
330 * Once here, registers values are initialized in order to branch to virtual
331 * mode. Once all available/eligible CPUs are in virtual mode, all are
332 * released and start out by executing their own idle task.
333 *****************************************************************************/
339 ** Initialize Space registers
346 /* Initialize the SP - monarch sets up smp_init_current_idle_task */
347 load32 PA(smp_init_current_idle_task),%sp
348 LDREG 0(%sp),%sp /* load task address */
350 LDREG TASK_THREAD_INFO(%sp),%sp
351 mtctl %sp,%cr30 /* store in cr30 */
352 ldo THREAD_SZ_ALGN(%sp),%sp
354 /* point CPU to kernel page tables */
355 load32 PA(swapper_pg_dir),%r4
356 mtctl %r4,%cr24 /* Initialize kernel root pointer */
357 mtctl %r4,%cr25 /* Initialize user root pointer */
360 /* Setup PDCE_PROC entry */
363 /* Load RFI *return* address in case smp_callin bails */
364 load32 smp_callin_rtn,%r2
367 /* Load RFI target address. */
368 load32 smp_callin,%r11
370 /* ok...common code can handle the rest */
375 #endif /* CONFIG_SMP */
380 .export $global$,data
382 .type $global$,@object