1 /* r128_state.c -- State support for r128 -*- linux-c -*-
 
   2  * Created: Thu Jan 27 02:53:43 2000 by gareth@valinux.com
 
   5  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
 
   8  * Permission is hereby granted, free of charge, to any person obtaining a
 
   9  * copy of this software and associated documentation files (the "Software"),
 
  10  * to deal in the Software without restriction, including without limitation
 
  11  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 
  12  * and/or sell copies of the Software, and to permit persons to whom the
 
  13  * Software is furnished to do so, subject to the following conditions:
 
  15  * The above copyright notice and this permission notice (including the next
 
  16  * paragraph) shall be included in all copies or substantial portions of the
 
  19  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 
  20  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 
  21  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 
  22  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 
  23  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 
  24  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 
  25  * DEALINGS IN THE SOFTWARE.
 
  28  *    Gareth Hughes <gareth@valinux.com>
 
  36 /* ================================================================
 
  37  * CCE hardware state programming functions
 
  40 static void r128_emit_clip_rects(drm_r128_private_t * dev_priv,
 
  41                                  struct drm_clip_rect * boxes, int count)
 
  43         u32 aux_sc_cntl = 0x00000000;
 
  47         BEGIN_RING((count < 3 ? count : 3) * 5 + 2);
 
  50                 OUT_RING(CCE_PACKET0(R128_AUX1_SC_LEFT, 3));
 
  51                 OUT_RING(boxes[0].x1);
 
  52                 OUT_RING(boxes[0].x2 - 1);
 
  53                 OUT_RING(boxes[0].y1);
 
  54                 OUT_RING(boxes[0].y2 - 1);
 
  56                 aux_sc_cntl |= (R128_AUX1_SC_EN | R128_AUX1_SC_MODE_OR);
 
  59                 OUT_RING(CCE_PACKET0(R128_AUX2_SC_LEFT, 3));
 
  60                 OUT_RING(boxes[1].x1);
 
  61                 OUT_RING(boxes[1].x2 - 1);
 
  62                 OUT_RING(boxes[1].y1);
 
  63                 OUT_RING(boxes[1].y2 - 1);
 
  65                 aux_sc_cntl |= (R128_AUX2_SC_EN | R128_AUX2_SC_MODE_OR);
 
  68                 OUT_RING(CCE_PACKET0(R128_AUX3_SC_LEFT, 3));
 
  69                 OUT_RING(boxes[2].x1);
 
  70                 OUT_RING(boxes[2].x2 - 1);
 
  71                 OUT_RING(boxes[2].y1);
 
  72                 OUT_RING(boxes[2].y2 - 1);
 
  74                 aux_sc_cntl |= (R128_AUX3_SC_EN | R128_AUX3_SC_MODE_OR);
 
  77         OUT_RING(CCE_PACKET0(R128_AUX_SC_CNTL, 0));
 
  78         OUT_RING(aux_sc_cntl);
 
  83 static __inline__ void r128_emit_core(drm_r128_private_t * dev_priv)
 
  85         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
  86         drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
 
  92         OUT_RING(CCE_PACKET0(R128_SCALE_3D_CNTL, 0));
 
  93         OUT_RING(ctx->scale_3d_cntl);
 
  98 static __inline__ void r128_emit_context(drm_r128_private_t * dev_priv)
 
 100         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 101         drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
 
 107         OUT_RING(CCE_PACKET0(R128_DST_PITCH_OFFSET_C, 11));
 
 108         OUT_RING(ctx->dst_pitch_offset_c);
 
 109         OUT_RING(ctx->dp_gui_master_cntl_c);
 
 110         OUT_RING(ctx->sc_top_left_c);
 
 111         OUT_RING(ctx->sc_bottom_right_c);
 
 112         OUT_RING(ctx->z_offset_c);
 
 113         OUT_RING(ctx->z_pitch_c);
 
 114         OUT_RING(ctx->z_sten_cntl_c);
 
 115         OUT_RING(ctx->tex_cntl_c);
 
 116         OUT_RING(ctx->misc_3d_state_cntl_reg);
 
 117         OUT_RING(ctx->texture_clr_cmp_clr_c);
 
 118         OUT_RING(ctx->texture_clr_cmp_msk_c);
 
 119         OUT_RING(ctx->fog_color_c);
 
 124 static __inline__ void r128_emit_setup(drm_r128_private_t * dev_priv)
 
 126         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 127         drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
 
 133         OUT_RING(CCE_PACKET1(R128_SETUP_CNTL, R128_PM4_VC_FPU_SETUP));
 
 134         OUT_RING(ctx->setup_cntl);
 
 135         OUT_RING(ctx->pm4_vc_fpu_setup);
 
 140 static __inline__ void r128_emit_masks(drm_r128_private_t * dev_priv)
 
 142         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 143         drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
 
 149         OUT_RING(CCE_PACKET0(R128_DP_WRITE_MASK, 0));
 
 150         OUT_RING(ctx->dp_write_mask);
 
 152         OUT_RING(CCE_PACKET0(R128_STEN_REF_MASK_C, 1));
 
 153         OUT_RING(ctx->sten_ref_mask_c);
 
 154         OUT_RING(ctx->plane_3d_mask_c);
 
 159 static __inline__ void r128_emit_window(drm_r128_private_t * dev_priv)
 
 161         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 162         drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
 
 168         OUT_RING(CCE_PACKET0(R128_WINDOW_XY_OFFSET, 0));
 
 169         OUT_RING(ctx->window_xy_offset);
 
 174 static __inline__ void r128_emit_tex0(drm_r128_private_t * dev_priv)
 
 176         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 177         drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
 
 178         drm_r128_texture_regs_t *tex = &sarea_priv->tex_state[0];
 
 183         BEGIN_RING(7 + R128_MAX_TEXTURE_LEVELS);
 
 185         OUT_RING(CCE_PACKET0(R128_PRIM_TEX_CNTL_C,
 
 186                              2 + R128_MAX_TEXTURE_LEVELS));
 
 187         OUT_RING(tex->tex_cntl);
 
 188         OUT_RING(tex->tex_combine_cntl);
 
 189         OUT_RING(ctx->tex_size_pitch_c);
 
 190         for (i = 0; i < R128_MAX_TEXTURE_LEVELS; i++) {
 
 191                 OUT_RING(tex->tex_offset[i]);
 
 194         OUT_RING(CCE_PACKET0(R128_CONSTANT_COLOR_C, 1));
 
 195         OUT_RING(ctx->constant_color_c);
 
 196         OUT_RING(tex->tex_border_color);
 
 201 static __inline__ void r128_emit_tex1(drm_r128_private_t * dev_priv)
 
 203         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 204         drm_r128_texture_regs_t *tex = &sarea_priv->tex_state[1];
 
 209         BEGIN_RING(5 + R128_MAX_TEXTURE_LEVELS);
 
 211         OUT_RING(CCE_PACKET0(R128_SEC_TEX_CNTL_C, 1 + R128_MAX_TEXTURE_LEVELS));
 
 212         OUT_RING(tex->tex_cntl);
 
 213         OUT_RING(tex->tex_combine_cntl);
 
 214         for (i = 0; i < R128_MAX_TEXTURE_LEVELS; i++) {
 
 215                 OUT_RING(tex->tex_offset[i]);
 
 218         OUT_RING(CCE_PACKET0(R128_SEC_TEXTURE_BORDER_COLOR_C, 0));
 
 219         OUT_RING(tex->tex_border_color);
 
 224 static void r128_emit_state(drm_r128_private_t * dev_priv)
 
 226         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 227         unsigned int dirty = sarea_priv->dirty;
 
 229         DRM_DEBUG("dirty=0x%08x\n", dirty);
 
 231         if (dirty & R128_UPLOAD_CORE) {
 
 232                 r128_emit_core(dev_priv);
 
 233                 sarea_priv->dirty &= ~R128_UPLOAD_CORE;
 
 236         if (dirty & R128_UPLOAD_CONTEXT) {
 
 237                 r128_emit_context(dev_priv);
 
 238                 sarea_priv->dirty &= ~R128_UPLOAD_CONTEXT;
 
 241         if (dirty & R128_UPLOAD_SETUP) {
 
 242                 r128_emit_setup(dev_priv);
 
 243                 sarea_priv->dirty &= ~R128_UPLOAD_SETUP;
 
 246         if (dirty & R128_UPLOAD_MASKS) {
 
 247                 r128_emit_masks(dev_priv);
 
 248                 sarea_priv->dirty &= ~R128_UPLOAD_MASKS;
 
 251         if (dirty & R128_UPLOAD_WINDOW) {
 
 252                 r128_emit_window(dev_priv);
 
 253                 sarea_priv->dirty &= ~R128_UPLOAD_WINDOW;
 
 256         if (dirty & R128_UPLOAD_TEX0) {
 
 257                 r128_emit_tex0(dev_priv);
 
 258                 sarea_priv->dirty &= ~R128_UPLOAD_TEX0;
 
 261         if (dirty & R128_UPLOAD_TEX1) {
 
 262                 r128_emit_tex1(dev_priv);
 
 263                 sarea_priv->dirty &= ~R128_UPLOAD_TEX1;
 
 266         /* Turn off the texture cache flushing */
 
 267         sarea_priv->context_state.tex_cntl_c &= ~R128_TEX_CACHE_FLUSH;
 
 269         sarea_priv->dirty &= ~R128_REQUIRE_QUIESCENCE;
 
 272 #if R128_PERFORMANCE_BOXES
 
 273 /* ================================================================
 
 274  * Performance monitoring functions
 
 277 static void r128_clear_box(drm_r128_private_t * dev_priv,
 
 278                            int x, int y, int w, int h, int r, int g, int b)
 
 284         switch (dev_priv->fb_bpp) {
 
 286                 fb_bpp = R128_GMC_DST_16BPP;
 
 287                 color = (((r & 0xf8) << 8) |
 
 288                          ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
 
 291                 fb_bpp = R128_GMC_DST_24BPP;
 
 292                 color = ((r << 16) | (g << 8) | b);
 
 295                 fb_bpp = R128_GMC_DST_32BPP;
 
 296                 color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
 
 302         offset = dev_priv->back_offset;
 
 303         pitch = dev_priv->back_pitch >> 3;
 
 307         OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
 
 308         OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
 
 309                  R128_GMC_BRUSH_SOLID_COLOR |
 
 311                  R128_GMC_SRC_DATATYPE_COLOR |
 
 313                  R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_AUX_CLIP_DIS);
 
 315         OUT_RING((pitch << 21) | (offset >> 5));
 
 318         OUT_RING((x << 16) | y);
 
 319         OUT_RING((w << 16) | h);
 
 324 static void r128_cce_performance_boxes(drm_r128_private_t * dev_priv)
 
 326         if (atomic_read(&dev_priv->idle_count) == 0) {
 
 327                 r128_clear_box(dev_priv, 64, 4, 8, 8, 0, 255, 0);
 
 329                 atomic_set(&dev_priv->idle_count, 0);
 
 335 /* ================================================================
 
 336  * CCE command dispatch functions
 
 339 static void r128_print_dirty(const char *msg, unsigned int flags)
 
 341         DRM_INFO("%s: (0x%x) %s%s%s%s%s%s%s%s%s\n",
 
 344                  (flags & R128_UPLOAD_CORE) ? "core, " : "",
 
 345                  (flags & R128_UPLOAD_CONTEXT) ? "context, " : "",
 
 346                  (flags & R128_UPLOAD_SETUP) ? "setup, " : "",
 
 347                  (flags & R128_UPLOAD_TEX0) ? "tex0, " : "",
 
 348                  (flags & R128_UPLOAD_TEX1) ? "tex1, " : "",
 
 349                  (flags & R128_UPLOAD_MASKS) ? "masks, " : "",
 
 350                  (flags & R128_UPLOAD_WINDOW) ? "window, " : "",
 
 351                  (flags & R128_UPLOAD_CLIPRECTS) ? "cliprects, " : "",
 
 352                  (flags & R128_REQUIRE_QUIESCENCE) ? "quiescence, " : "");
 
 355 static void r128_cce_dispatch_clear(struct drm_device * dev,
 
 356                                     drm_r128_clear_t * clear)
 
 358         drm_r128_private_t *dev_priv = dev->dev_private;
 
 359         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 360         int nbox = sarea_priv->nbox;
 
 361         struct drm_clip_rect *pbox = sarea_priv->boxes;
 
 362         unsigned int flags = clear->flags;
 
 367         if (dev_priv->page_flipping && dev_priv->current_page == 1) {
 
 368                 unsigned int tmp = flags;
 
 370                 flags &= ~(R128_FRONT | R128_BACK);
 
 371                 if (tmp & R128_FRONT)
 
 377         for (i = 0; i < nbox; i++) {
 
 380                 int w = pbox[i].x2 - x;
 
 381                 int h = pbox[i].y2 - y;
 
 383                 DRM_DEBUG("dispatch clear %d,%d-%d,%d flags 0x%x\n",
 
 384                           pbox[i].x1, pbox[i].y1, pbox[i].x2,
 
 387                 if (flags & (R128_FRONT | R128_BACK)) {
 
 390                         OUT_RING(CCE_PACKET0(R128_DP_WRITE_MASK, 0));
 
 391                         OUT_RING(clear->color_mask);
 
 396                 if (flags & R128_FRONT) {
 
 399                         OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
 
 400                         OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
 
 401                                  R128_GMC_BRUSH_SOLID_COLOR |
 
 402                                  (dev_priv->color_fmt << 8) |
 
 403                                  R128_GMC_SRC_DATATYPE_COLOR |
 
 405                                  R128_GMC_CLR_CMP_CNTL_DIS |
 
 406                                  R128_GMC_AUX_CLIP_DIS);
 
 408                         OUT_RING(dev_priv->front_pitch_offset_c);
 
 409                         OUT_RING(clear->clear_color);
 
 411                         OUT_RING((x << 16) | y);
 
 412                         OUT_RING((w << 16) | h);
 
 417                 if (flags & R128_BACK) {
 
 420                         OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
 
 421                         OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
 
 422                                  R128_GMC_BRUSH_SOLID_COLOR |
 
 423                                  (dev_priv->color_fmt << 8) |
 
 424                                  R128_GMC_SRC_DATATYPE_COLOR |
 
 426                                  R128_GMC_CLR_CMP_CNTL_DIS |
 
 427                                  R128_GMC_AUX_CLIP_DIS);
 
 429                         OUT_RING(dev_priv->back_pitch_offset_c);
 
 430                         OUT_RING(clear->clear_color);
 
 432                         OUT_RING((x << 16) | y);
 
 433                         OUT_RING((w << 16) | h);
 
 438                 if (flags & R128_DEPTH) {
 
 441                         OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
 
 442                         OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
 
 443                                  R128_GMC_BRUSH_SOLID_COLOR |
 
 444                                  (dev_priv->depth_fmt << 8) |
 
 445                                  R128_GMC_SRC_DATATYPE_COLOR |
 
 447                                  R128_GMC_CLR_CMP_CNTL_DIS |
 
 448                                  R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS);
 
 450                         OUT_RING(dev_priv->depth_pitch_offset_c);
 
 451                         OUT_RING(clear->clear_depth);
 
 453                         OUT_RING((x << 16) | y);
 
 454                         OUT_RING((w << 16) | h);
 
 461 static void r128_cce_dispatch_swap(struct drm_device * dev)
 
 463         drm_r128_private_t *dev_priv = dev->dev_private;
 
 464         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 465         int nbox = sarea_priv->nbox;
 
 466         struct drm_clip_rect *pbox = sarea_priv->boxes;
 
 471 #if R128_PERFORMANCE_BOXES
 
 472         /* Do some trivial performance monitoring...
 
 474         r128_cce_performance_boxes(dev_priv);
 
 477         for (i = 0; i < nbox; i++) {
 
 480                 int w = pbox[i].x2 - x;
 
 481                 int h = pbox[i].y2 - y;
 
 485                 OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5));
 
 486                 OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL |
 
 487                          R128_GMC_DST_PITCH_OFFSET_CNTL |
 
 488                          R128_GMC_BRUSH_NONE |
 
 489                          (dev_priv->color_fmt << 8) |
 
 490                          R128_GMC_SRC_DATATYPE_COLOR |
 
 492                          R128_DP_SRC_SOURCE_MEMORY |
 
 493                          R128_GMC_CLR_CMP_CNTL_DIS |
 
 494                          R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS);
 
 496                 /* Make this work even if front & back are flipped:
 
 498                 if (dev_priv->current_page == 0) {
 
 499                         OUT_RING(dev_priv->back_pitch_offset_c);
 
 500                         OUT_RING(dev_priv->front_pitch_offset_c);
 
 502                         OUT_RING(dev_priv->front_pitch_offset_c);
 
 503                         OUT_RING(dev_priv->back_pitch_offset_c);
 
 506                 OUT_RING((x << 16) | y);
 
 507                 OUT_RING((x << 16) | y);
 
 508                 OUT_RING((w << 16) | h);
 
 513         /* Increment the frame counter.  The client-side 3D driver must
 
 514          * throttle the framerate by waiting for this value before
 
 515          * performing the swapbuffer ioctl.
 
 517         dev_priv->sarea_priv->last_frame++;
 
 521         OUT_RING(CCE_PACKET0(R128_LAST_FRAME_REG, 0));
 
 522         OUT_RING(dev_priv->sarea_priv->last_frame);
 
 527 static void r128_cce_dispatch_flip(struct drm_device * dev)
 
 529         drm_r128_private_t *dev_priv = dev->dev_private;
 
 531         DRM_DEBUG("page=%d pfCurrentPage=%d\n",
 
 532                   dev_priv->current_page, dev_priv->sarea_priv->pfCurrentPage);
 
 534 #if R128_PERFORMANCE_BOXES
 
 535         /* Do some trivial performance monitoring...
 
 537         r128_cce_performance_boxes(dev_priv);
 
 542         R128_WAIT_UNTIL_PAGE_FLIPPED();
 
 543         OUT_RING(CCE_PACKET0(R128_CRTC_OFFSET, 0));
 
 545         if (dev_priv->current_page == 0) {
 
 546                 OUT_RING(dev_priv->back_offset);
 
 548                 OUT_RING(dev_priv->front_offset);
 
 553         /* Increment the frame counter.  The client-side 3D driver must
 
 554          * throttle the framerate by waiting for this value before
 
 555          * performing the swapbuffer ioctl.
 
 557         dev_priv->sarea_priv->last_frame++;
 
 558         dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page =
 
 559             1 - dev_priv->current_page;
 
 563         OUT_RING(CCE_PACKET0(R128_LAST_FRAME_REG, 0));
 
 564         OUT_RING(dev_priv->sarea_priv->last_frame);
 
 569 static void r128_cce_dispatch_vertex(struct drm_device * dev, struct drm_buf * buf)
 
 571         drm_r128_private_t *dev_priv = dev->dev_private;
 
 572         drm_r128_buf_priv_t *buf_priv = buf->dev_private;
 
 573         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 574         int format = sarea_priv->vc_format;
 
 575         int offset = buf->bus_address;
 
 576         int size = buf->used;
 
 577         int prim = buf_priv->prim;
 
 580         DRM_DEBUG("buf=%d nbox=%d\n", buf->idx, sarea_priv->nbox);
 
 583                 r128_print_dirty("dispatch_vertex", sarea_priv->dirty);
 
 586                 buf_priv->dispatched = 1;
 
 588                 if (sarea_priv->dirty & ~R128_UPLOAD_CLIPRECTS) {
 
 589                         r128_emit_state(dev_priv);
 
 593                         /* Emit the next set of up to three cliprects */
 
 594                         if (i < sarea_priv->nbox) {
 
 595                                 r128_emit_clip_rects(dev_priv,
 
 596                                                      &sarea_priv->boxes[i],
 
 597                                                      sarea_priv->nbox - i);
 
 600                         /* Emit the vertex buffer rendering commands */
 
 603                         OUT_RING(CCE_PACKET3(R128_3D_RNDR_GEN_INDX_PRIM, 3));
 
 607                         OUT_RING(prim | R128_CCE_VC_CNTL_PRIM_WALK_LIST |
 
 608                                  (size << R128_CCE_VC_CNTL_NUM_SHIFT));
 
 613                 } while (i < sarea_priv->nbox);
 
 616         if (buf_priv->discard) {
 
 617                 buf_priv->age = dev_priv->sarea_priv->last_dispatch;
 
 619                 /* Emit the vertex buffer age */
 
 622                 OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0));
 
 623                 OUT_RING(buf_priv->age);
 
 629                 /* FIXME: Check dispatched field */
 
 630                 buf_priv->dispatched = 0;
 
 633         dev_priv->sarea_priv->last_dispatch++;
 
 635         sarea_priv->dirty &= ~R128_UPLOAD_CLIPRECTS;
 
 636         sarea_priv->nbox = 0;
 
 639 static void r128_cce_dispatch_indirect(struct drm_device * dev,
 
 640                                        struct drm_buf * buf, int start, int end)
 
 642         drm_r128_private_t *dev_priv = dev->dev_private;
 
 643         drm_r128_buf_priv_t *buf_priv = buf->dev_private;
 
 645         DRM_DEBUG("indirect: buf=%d s=0x%x e=0x%x\n", buf->idx, start, end);
 
 648                 int offset = buf->bus_address + start;
 
 649                 int dwords = (end - start + 3) / sizeof(u32);
 
 651                 /* Indirect buffer data must be an even number of
 
 652                  * dwords, so if we've been given an odd number we must
 
 653                  * pad the data with a Type-2 CCE packet.
 
 657                             ((char *)dev->agp_buffer_map->handle
 
 658                              + buf->offset + start);
 
 659                         data[dwords++] = cpu_to_le32(R128_CCE_PACKET2);
 
 662                 buf_priv->dispatched = 1;
 
 664                 /* Fire off the indirect buffer */
 
 667                 OUT_RING(CCE_PACKET0(R128_PM4_IW_INDOFF, 1));
 
 674         if (buf_priv->discard) {
 
 675                 buf_priv->age = dev_priv->sarea_priv->last_dispatch;
 
 677                 /* Emit the indirect buffer age */
 
 680                 OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0));
 
 681                 OUT_RING(buf_priv->age);
 
 687                 /* FIXME: Check dispatched field */
 
 688                 buf_priv->dispatched = 0;
 
 691         dev_priv->sarea_priv->last_dispatch++;
 
 694 static void r128_cce_dispatch_indices(struct drm_device * dev,
 
 695                                       struct drm_buf * buf,
 
 696                                       int start, int end, int count)
 
 698         drm_r128_private_t *dev_priv = dev->dev_private;
 
 699         drm_r128_buf_priv_t *buf_priv = buf->dev_private;
 
 700         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 701         int format = sarea_priv->vc_format;
 
 702         int offset = dev->agp_buffer_map->offset - dev_priv->cce_buffers_offset;
 
 703         int prim = buf_priv->prim;
 
 708         DRM_DEBUG("indices: s=%d e=%d c=%d\n", start, end, count);
 
 711                 r128_print_dirty("dispatch_indices", sarea_priv->dirty);
 
 714                 buf_priv->dispatched = 1;
 
 716                 if (sarea_priv->dirty & ~R128_UPLOAD_CLIPRECTS) {
 
 717                         r128_emit_state(dev_priv);
 
 720                 dwords = (end - start + 3) / sizeof(u32);
 
 722                 data = (u32 *) ((char *)dev->agp_buffer_map->handle
 
 723                                 + buf->offset + start);
 
 725                 data[0] = cpu_to_le32(CCE_PACKET3(R128_3D_RNDR_GEN_INDX_PRIM,
 
 728                 data[1] = cpu_to_le32(offset);
 
 729                 data[2] = cpu_to_le32(R128_MAX_VB_VERTS);
 
 730                 data[3] = cpu_to_le32(format);
 
 731                 data[4] = cpu_to_le32((prim | R128_CCE_VC_CNTL_PRIM_WALK_IND |
 
 735 #ifdef __LITTLE_ENDIAN
 
 736                         data[dwords - 1] &= 0x0000ffff;
 
 738                         data[dwords - 1] &= 0xffff0000;
 
 743                         /* Emit the next set of up to three cliprects */
 
 744                         if (i < sarea_priv->nbox) {
 
 745                                 r128_emit_clip_rects(dev_priv,
 
 746                                                      &sarea_priv->boxes[i],
 
 747                                                      sarea_priv->nbox - i);
 
 750                         r128_cce_dispatch_indirect(dev, buf, start, end);
 
 753                 } while (i < sarea_priv->nbox);
 
 756         if (buf_priv->discard) {
 
 757                 buf_priv->age = dev_priv->sarea_priv->last_dispatch;
 
 759                 /* Emit the vertex buffer age */
 
 762                 OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0));
 
 763                 OUT_RING(buf_priv->age);
 
 768                 /* FIXME: Check dispatched field */
 
 769                 buf_priv->dispatched = 0;
 
 772         dev_priv->sarea_priv->last_dispatch++;
 
 774         sarea_priv->dirty &= ~R128_UPLOAD_CLIPRECTS;
 
 775         sarea_priv->nbox = 0;
 
 778 static int r128_cce_dispatch_blit(struct drm_device * dev,
 
 779                                   struct drm_file *file_priv,
 
 780                                   drm_r128_blit_t * blit)
 
 782         drm_r128_private_t *dev_priv = dev->dev_private;
 
 783         struct drm_device_dma *dma = dev->dma;
 
 785         drm_r128_buf_priv_t *buf_priv;
 
 787         int dword_shift, dwords;
 
 791         /* The compiler won't optimize away a division by a variable,
 
 792          * even if the only legal values are powers of two.  Thus, we'll
 
 793          * use a shift instead.
 
 795         switch (blit->format) {
 
 796         case R128_DATATYPE_ARGB8888:
 
 799         case R128_DATATYPE_ARGB1555:
 
 800         case R128_DATATYPE_RGB565:
 
 801         case R128_DATATYPE_ARGB4444:
 
 802         case R128_DATATYPE_YVYU422:
 
 803         case R128_DATATYPE_VYUY422:
 
 806         case R128_DATATYPE_CI8:
 
 807         case R128_DATATYPE_RGB8:
 
 811                 DRM_ERROR("invalid blit format %d\n", blit->format);
 
 815         /* Flush the pixel cache, and mark the contents as Read Invalid.
 
 816          * This ensures no pixel data gets mixed up with the texture
 
 817          * data from the host data blit, otherwise part of the texture
 
 818          * image may be corrupted.
 
 822         OUT_RING(CCE_PACKET0(R128_PC_GUI_CTLSTAT, 0));
 
 823         OUT_RING(R128_PC_RI_GUI | R128_PC_FLUSH_GUI);
 
 827         /* Dispatch the indirect buffer.
 
 829         buf = dma->buflist[blit->idx];
 
 830         buf_priv = buf->dev_private;
 
 832         if (buf->file_priv != file_priv) {
 
 833                 DRM_ERROR("process %d using buffer owned by %p\n",
 
 834                           DRM_CURRENTPID, buf->file_priv);
 
 838                 DRM_ERROR("sending pending buffer %d\n", blit->idx);
 
 842         buf_priv->discard = 1;
 
 844         dwords = (blit->width * blit->height) >> dword_shift;
 
 846         data = (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
 
 848         data[0] = cpu_to_le32(CCE_PACKET3(R128_CNTL_HOSTDATA_BLT, dwords + 6));
 
 849         data[1] = cpu_to_le32((R128_GMC_DST_PITCH_OFFSET_CNTL |
 
 850                                R128_GMC_BRUSH_NONE |
 
 851                                (blit->format << 8) |
 
 852                                R128_GMC_SRC_DATATYPE_COLOR |
 
 854                                R128_DP_SRC_SOURCE_HOST_DATA |
 
 855                                R128_GMC_CLR_CMP_CNTL_DIS |
 
 856                                R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS));
 
 858         data[2] = cpu_to_le32((blit->pitch << 21) | (blit->offset >> 5));
 
 859         data[3] = cpu_to_le32(0xffffffff);
 
 860         data[4] = cpu_to_le32(0xffffffff);
 
 861         data[5] = cpu_to_le32((blit->y << 16) | blit->x);
 
 862         data[6] = cpu_to_le32((blit->height << 16) | blit->width);
 
 863         data[7] = cpu_to_le32(dwords);
 
 865         buf->used = (dwords + 8) * sizeof(u32);
 
 867         r128_cce_dispatch_indirect(dev, buf, 0, buf->used);
 
 869         /* Flush the pixel cache after the blit completes.  This ensures
 
 870          * the texture data is written out to memory before rendering
 
 875         OUT_RING(CCE_PACKET0(R128_PC_GUI_CTLSTAT, 0));
 
 876         OUT_RING(R128_PC_FLUSH_GUI);
 
 883 /* ================================================================
 
 884  * Tiled depth buffer management
 
 886  * FIXME: These should all set the destination write mask for when we
 
 887  * have hardware stencil support.
 
 890 static int r128_cce_dispatch_write_span(struct drm_device * dev,
 
 891                                         drm_r128_depth_t * depth)
 
 893         drm_r128_private_t *dev_priv = dev->dev_private;
 
 897         int i, buffer_size, mask_size;
 
 902         if (count > 4096 || count <= 0)
 
 905         if (DRM_COPY_FROM_USER(&x, depth->x, sizeof(x))) {
 
 908         if (DRM_COPY_FROM_USER(&y, depth->y, sizeof(y))) {
 
 912         buffer_size = depth->n * sizeof(u32);
 
 913         buffer = drm_alloc(buffer_size, DRM_MEM_BUFS);
 
 916         if (DRM_COPY_FROM_USER(buffer, depth->buffer, buffer_size)) {
 
 917                 drm_free(buffer, buffer_size, DRM_MEM_BUFS);
 
 921         mask_size = depth->n * sizeof(u8);
 
 923                 mask = drm_alloc(mask_size, DRM_MEM_BUFS);
 
 925                         drm_free(buffer, buffer_size, DRM_MEM_BUFS);
 
 928                 if (DRM_COPY_FROM_USER(mask, depth->mask, mask_size)) {
 
 929                         drm_free(buffer, buffer_size, DRM_MEM_BUFS);
 
 930                         drm_free(mask, mask_size, DRM_MEM_BUFS);
 
 934                 for (i = 0; i < count; i++, x++) {
 
 938                                 OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
 
 939                                 OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
 
 940                                          R128_GMC_BRUSH_SOLID_COLOR |
 
 941                                          (dev_priv->depth_fmt << 8) |
 
 942                                          R128_GMC_SRC_DATATYPE_COLOR |
 
 944                                          R128_GMC_CLR_CMP_CNTL_DIS |
 
 945                                          R128_GMC_WR_MSK_DIS);
 
 947                                 OUT_RING(dev_priv->depth_pitch_offset_c);
 
 950                                 OUT_RING((x << 16) | y);
 
 951                                 OUT_RING((1 << 16) | 1);
 
 957                 drm_free(mask, mask_size, DRM_MEM_BUFS);
 
 959                 for (i = 0; i < count; i++, x++) {
 
 962                         OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
 
 963                         OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
 
 964                                  R128_GMC_BRUSH_SOLID_COLOR |
 
 965                                  (dev_priv->depth_fmt << 8) |
 
 966                                  R128_GMC_SRC_DATATYPE_COLOR |
 
 968                                  R128_GMC_CLR_CMP_CNTL_DIS |
 
 969                                  R128_GMC_WR_MSK_DIS);
 
 971                         OUT_RING(dev_priv->depth_pitch_offset_c);
 
 974                         OUT_RING((x << 16) | y);
 
 975                         OUT_RING((1 << 16) | 1);
 
 981         drm_free(buffer, buffer_size, DRM_MEM_BUFS);
 
 986 static int r128_cce_dispatch_write_pixels(struct drm_device * dev,
 
 987                                           drm_r128_depth_t * depth)
 
 989         drm_r128_private_t *dev_priv = dev->dev_private;
 
 993         int i, xbuf_size, ybuf_size, buffer_size, mask_size;
 
 998         if (count > 4096 || count <= 0)
 
1001         xbuf_size = count * sizeof(*x);
 
1002         ybuf_size = count * sizeof(*y);
 
1003         x = drm_alloc(xbuf_size, DRM_MEM_BUFS);
 
1007         y = drm_alloc(ybuf_size, DRM_MEM_BUFS);
 
1009                 drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1012         if (DRM_COPY_FROM_USER(x, depth->x, xbuf_size)) {
 
1013                 drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1014                 drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1017         if (DRM_COPY_FROM_USER(y, depth->y, xbuf_size)) {
 
1018                 drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1019                 drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1023         buffer_size = depth->n * sizeof(u32);
 
1024         buffer = drm_alloc(buffer_size, DRM_MEM_BUFS);
 
1025         if (buffer == NULL) {
 
1026                 drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1027                 drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1030         if (DRM_COPY_FROM_USER(buffer, depth->buffer, buffer_size)) {
 
1031                 drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1032                 drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1033                 drm_free(buffer, buffer_size, DRM_MEM_BUFS);
 
1038                 mask_size = depth->n * sizeof(u8);
 
1039                 mask = drm_alloc(mask_size, DRM_MEM_BUFS);
 
1041                         drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1042                         drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1043                         drm_free(buffer, buffer_size, DRM_MEM_BUFS);
 
1046                 if (DRM_COPY_FROM_USER(mask, depth->mask, mask_size)) {
 
1047                         drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1048                         drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1049                         drm_free(buffer, buffer_size, DRM_MEM_BUFS);
 
1050                         drm_free(mask, mask_size, DRM_MEM_BUFS);
 
1054                 for (i = 0; i < count; i++) {
 
1058                                 OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
 
1059                                 OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
 
1060                                          R128_GMC_BRUSH_SOLID_COLOR |
 
1061                                          (dev_priv->depth_fmt << 8) |
 
1062                                          R128_GMC_SRC_DATATYPE_COLOR |
 
1064                                          R128_GMC_CLR_CMP_CNTL_DIS |
 
1065                                          R128_GMC_WR_MSK_DIS);
 
1067                                 OUT_RING(dev_priv->depth_pitch_offset_c);
 
1068                                 OUT_RING(buffer[i]);
 
1070                                 OUT_RING((x[i] << 16) | y[i]);
 
1071                                 OUT_RING((1 << 16) | 1);
 
1077                 drm_free(mask, mask_size, DRM_MEM_BUFS);
 
1079                 for (i = 0; i < count; i++) {
 
1082                         OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
 
1083                         OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
 
1084                                  R128_GMC_BRUSH_SOLID_COLOR |
 
1085                                  (dev_priv->depth_fmt << 8) |
 
1086                                  R128_GMC_SRC_DATATYPE_COLOR |
 
1088                                  R128_GMC_CLR_CMP_CNTL_DIS |
 
1089                                  R128_GMC_WR_MSK_DIS);
 
1091                         OUT_RING(dev_priv->depth_pitch_offset_c);
 
1092                         OUT_RING(buffer[i]);
 
1094                         OUT_RING((x[i] << 16) | y[i]);
 
1095                         OUT_RING((1 << 16) | 1);
 
1101         drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1102         drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1103         drm_free(buffer, buffer_size, DRM_MEM_BUFS);
 
1108 static int r128_cce_dispatch_read_span(struct drm_device * dev,
 
1109                                        drm_r128_depth_t * depth)
 
1111         drm_r128_private_t *dev_priv = dev->dev_private;
 
1117         if (count > 4096 || count <= 0)
 
1120         if (DRM_COPY_FROM_USER(&x, depth->x, sizeof(x))) {
 
1123         if (DRM_COPY_FROM_USER(&y, depth->y, sizeof(y))) {
 
1129         OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5));
 
1130         OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL |
 
1131                  R128_GMC_DST_PITCH_OFFSET_CNTL |
 
1132                  R128_GMC_BRUSH_NONE |
 
1133                  (dev_priv->depth_fmt << 8) |
 
1134                  R128_GMC_SRC_DATATYPE_COLOR |
 
1136                  R128_DP_SRC_SOURCE_MEMORY |
 
1137                  R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_WR_MSK_DIS);
 
1139         OUT_RING(dev_priv->depth_pitch_offset_c);
 
1140         OUT_RING(dev_priv->span_pitch_offset_c);
 
1142         OUT_RING((x << 16) | y);
 
1143         OUT_RING((0 << 16) | 0);
 
1144         OUT_RING((count << 16) | 1);
 
1151 static int r128_cce_dispatch_read_pixels(struct drm_device * dev,
 
1152                                          drm_r128_depth_t * depth)
 
1154         drm_r128_private_t *dev_priv = dev->dev_private;
 
1156         int i, xbuf_size, ybuf_size;
 
1161         if (count > 4096 || count <= 0)
 
1164         if (count > dev_priv->depth_pitch) {
 
1165                 count = dev_priv->depth_pitch;
 
1168         xbuf_size = count * sizeof(*x);
 
1169         ybuf_size = count * sizeof(*y);
 
1170         x = drm_alloc(xbuf_size, DRM_MEM_BUFS);
 
1174         y = drm_alloc(ybuf_size, DRM_MEM_BUFS);
 
1176                 drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1179         if (DRM_COPY_FROM_USER(x, depth->x, xbuf_size)) {
 
1180                 drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1181                 drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1184         if (DRM_COPY_FROM_USER(y, depth->y, ybuf_size)) {
 
1185                 drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1186                 drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1190         for (i = 0; i < count; i++) {
 
1193                 OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5));
 
1194                 OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL |
 
1195                          R128_GMC_DST_PITCH_OFFSET_CNTL |
 
1196                          R128_GMC_BRUSH_NONE |
 
1197                          (dev_priv->depth_fmt << 8) |
 
1198                          R128_GMC_SRC_DATATYPE_COLOR |
 
1200                          R128_DP_SRC_SOURCE_MEMORY |
 
1201                          R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_WR_MSK_DIS);
 
1203                 OUT_RING(dev_priv->depth_pitch_offset_c);
 
1204                 OUT_RING(dev_priv->span_pitch_offset_c);
 
1206                 OUT_RING((x[i] << 16) | y[i]);
 
1207                 OUT_RING((i << 16) | 0);
 
1208                 OUT_RING((1 << 16) | 1);
 
1213         drm_free(x, xbuf_size, DRM_MEM_BUFS);
 
1214         drm_free(y, ybuf_size, DRM_MEM_BUFS);
 
1219 /* ================================================================
 
1223 static void r128_cce_dispatch_stipple(struct drm_device * dev, u32 * stipple)
 
1225         drm_r128_private_t *dev_priv = dev->dev_private;
 
1232         OUT_RING(CCE_PACKET0(R128_BRUSH_DATA0, 31));
 
1233         for (i = 0; i < 32; i++) {
 
1234                 OUT_RING(stipple[i]);
 
1240 /* ================================================================
 
1244 static int r128_cce_clear(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1246         drm_r128_private_t *dev_priv = dev->dev_private;
 
1247         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
1248         drm_r128_clear_t *clear = data;
 
1251         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1253         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1255         if (sarea_priv->nbox > R128_NR_SAREA_CLIPRECTS)
 
1256                 sarea_priv->nbox = R128_NR_SAREA_CLIPRECTS;
 
1258         r128_cce_dispatch_clear(dev, clear);
 
1261         /* Make sure we restore the 3D state next time.
 
1263         dev_priv->sarea_priv->dirty |= R128_UPLOAD_CONTEXT | R128_UPLOAD_MASKS;
 
1268 static int r128_do_init_pageflip(struct drm_device * dev)
 
1270         drm_r128_private_t *dev_priv = dev->dev_private;
 
1273         dev_priv->crtc_offset = R128_READ(R128_CRTC_OFFSET);
 
1274         dev_priv->crtc_offset_cntl = R128_READ(R128_CRTC_OFFSET_CNTL);
 
1276         R128_WRITE(R128_CRTC_OFFSET, dev_priv->front_offset);
 
1277         R128_WRITE(R128_CRTC_OFFSET_CNTL,
 
1278                    dev_priv->crtc_offset_cntl | R128_CRTC_OFFSET_FLIP_CNTL);
 
1280         dev_priv->page_flipping = 1;
 
1281         dev_priv->current_page = 0;
 
1282         dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page;
 
1287 static int r128_do_cleanup_pageflip(struct drm_device * dev)
 
1289         drm_r128_private_t *dev_priv = dev->dev_private;
 
1292         R128_WRITE(R128_CRTC_OFFSET, dev_priv->crtc_offset);
 
1293         R128_WRITE(R128_CRTC_OFFSET_CNTL, dev_priv->crtc_offset_cntl);
 
1295         if (dev_priv->current_page != 0) {
 
1296                 r128_cce_dispatch_flip(dev);
 
1300         dev_priv->page_flipping = 0;
 
1304 /* Swapping and flipping are different operations, need different ioctls.
 
1305  * They can & should be intermixed to support multiple 3d windows.
 
1308 static int r128_cce_flip(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1310         drm_r128_private_t *dev_priv = dev->dev_private;
 
1313         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1315         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1317         if (!dev_priv->page_flipping)
 
1318                 r128_do_init_pageflip(dev);
 
1320         r128_cce_dispatch_flip(dev);
 
1326 static int r128_cce_swap(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1328         drm_r128_private_t *dev_priv = dev->dev_private;
 
1329         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
1332         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1334         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1336         if (sarea_priv->nbox > R128_NR_SAREA_CLIPRECTS)
 
1337                 sarea_priv->nbox = R128_NR_SAREA_CLIPRECTS;
 
1339         r128_cce_dispatch_swap(dev);
 
1340         dev_priv->sarea_priv->dirty |= (R128_UPLOAD_CONTEXT |
 
1347 static int r128_cce_vertex(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1349         drm_r128_private_t *dev_priv = dev->dev_private;
 
1350         struct drm_device_dma *dma = dev->dma;
 
1351         struct drm_buf *buf;
 
1352         drm_r128_buf_priv_t *buf_priv;
 
1353         drm_r128_vertex_t *vertex = data;
 
1355         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1358                 DRM_ERROR("called with no initialization\n");
 
1362         DRM_DEBUG("pid=%d index=%d count=%d discard=%d\n",
 
1363                   DRM_CURRENTPID, vertex->idx, vertex->count, vertex->discard);
 
1365         if (vertex->idx < 0 || vertex->idx >= dma->buf_count) {
 
1366                 DRM_ERROR("buffer index %d (of %d max)\n",
 
1367                           vertex->idx, dma->buf_count - 1);
 
1370         if (vertex->prim < 0 ||
 
1371             vertex->prim > R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2) {
 
1372                 DRM_ERROR("buffer prim %d\n", vertex->prim);
 
1376         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1377         VB_AGE_TEST_WITH_RETURN(dev_priv);
 
1379         buf = dma->buflist[vertex->idx];
 
1380         buf_priv = buf->dev_private;
 
1382         if (buf->file_priv != file_priv) {
 
1383                 DRM_ERROR("process %d using buffer owned by %p\n",
 
1384                           DRM_CURRENTPID, buf->file_priv);
 
1388                 DRM_ERROR("sending pending buffer %d\n", vertex->idx);
 
1392         buf->used = vertex->count;
 
1393         buf_priv->prim = vertex->prim;
 
1394         buf_priv->discard = vertex->discard;
 
1396         r128_cce_dispatch_vertex(dev, buf);
 
1402 static int r128_cce_indices(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1404         drm_r128_private_t *dev_priv = dev->dev_private;
 
1405         struct drm_device_dma *dma = dev->dma;
 
1406         struct drm_buf *buf;
 
1407         drm_r128_buf_priv_t *buf_priv;
 
1408         drm_r128_indices_t *elts = data;
 
1411         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1414                 DRM_ERROR("called with no initialization\n");
 
1418         DRM_DEBUG("pid=%d buf=%d s=%d e=%d d=%d\n", DRM_CURRENTPID,
 
1419                   elts->idx, elts->start, elts->end, elts->discard);
 
1421         if (elts->idx < 0 || elts->idx >= dma->buf_count) {
 
1422                 DRM_ERROR("buffer index %d (of %d max)\n",
 
1423                           elts->idx, dma->buf_count - 1);
 
1426         if (elts->prim < 0 ||
 
1427             elts->prim > R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2) {
 
1428                 DRM_ERROR("buffer prim %d\n", elts->prim);
 
1432         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1433         VB_AGE_TEST_WITH_RETURN(dev_priv);
 
1435         buf = dma->buflist[elts->idx];
 
1436         buf_priv = buf->dev_private;
 
1438         if (buf->file_priv != file_priv) {
 
1439                 DRM_ERROR("process %d using buffer owned by %p\n",
 
1440                           DRM_CURRENTPID, buf->file_priv);
 
1444                 DRM_ERROR("sending pending buffer %d\n", elts->idx);
 
1448         count = (elts->end - elts->start) / sizeof(u16);
 
1449         elts->start -= R128_INDEX_PRIM_OFFSET;
 
1451         if (elts->start & 0x7) {
 
1452                 DRM_ERROR("misaligned buffer 0x%x\n", elts->start);
 
1455         if (elts->start < buf->used) {
 
1456                 DRM_ERROR("no header 0x%x - 0x%x\n", elts->start, buf->used);
 
1460         buf->used = elts->end;
 
1461         buf_priv->prim = elts->prim;
 
1462         buf_priv->discard = elts->discard;
 
1464         r128_cce_dispatch_indices(dev, buf, elts->start, elts->end, count);
 
1470 static int r128_cce_blit(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1472         struct drm_device_dma *dma = dev->dma;
 
1473         drm_r128_private_t *dev_priv = dev->dev_private;
 
1474         drm_r128_blit_t *blit = data;
 
1477         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1479         DRM_DEBUG("pid=%d index=%d\n", DRM_CURRENTPID, blit->idx);
 
1481         if (blit->idx < 0 || blit->idx >= dma->buf_count) {
 
1482                 DRM_ERROR("buffer index %d (of %d max)\n",
 
1483                           blit->idx, dma->buf_count - 1);
 
1487         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1488         VB_AGE_TEST_WITH_RETURN(dev_priv);
 
1490         ret = r128_cce_dispatch_blit(dev, file_priv, blit);
 
1496 static int r128_cce_depth(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1498         drm_r128_private_t *dev_priv = dev->dev_private;
 
1499         drm_r128_depth_t *depth = data;
 
1502         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1504         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1507         switch (depth->func) {
 
1508         case R128_WRITE_SPAN:
 
1509                 ret = r128_cce_dispatch_write_span(dev, depth);
 
1511         case R128_WRITE_PIXELS:
 
1512                 ret = r128_cce_dispatch_write_pixels(dev, depth);
 
1514         case R128_READ_SPAN:
 
1515                 ret = r128_cce_dispatch_read_span(dev, depth);
 
1517         case R128_READ_PIXELS:
 
1518                 ret = r128_cce_dispatch_read_pixels(dev, depth);
 
1526 static int r128_cce_stipple(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1528         drm_r128_private_t *dev_priv = dev->dev_private;
 
1529         drm_r128_stipple_t *stipple = data;
 
1532         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1534         if (DRM_COPY_FROM_USER(&mask, stipple->mask, 32 * sizeof(u32)))
 
1537         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1539         r128_cce_dispatch_stipple(dev, mask);
 
1545 static int r128_cce_indirect(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1547         drm_r128_private_t *dev_priv = dev->dev_private;
 
1548         struct drm_device_dma *dma = dev->dma;
 
1549         struct drm_buf *buf;
 
1550         drm_r128_buf_priv_t *buf_priv;
 
1551         drm_r128_indirect_t *indirect = data;
 
1556         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1559                 DRM_ERROR("called with no initialization\n");
 
1563         DRM_DEBUG("idx=%d s=%d e=%d d=%d\n",
 
1564                   indirect->idx, indirect->start, indirect->end,
 
1567         if (indirect->idx < 0 || indirect->idx >= dma->buf_count) {
 
1568                 DRM_ERROR("buffer index %d (of %d max)\n",
 
1569                           indirect->idx, dma->buf_count - 1);
 
1573         buf = dma->buflist[indirect->idx];
 
1574         buf_priv = buf->dev_private;
 
1576         if (buf->file_priv != file_priv) {
 
1577                 DRM_ERROR("process %d using buffer owned by %p\n",
 
1578                           DRM_CURRENTPID, buf->file_priv);
 
1582                 DRM_ERROR("sending pending buffer %d\n", indirect->idx);
 
1586         if (indirect->start < buf->used) {
 
1587                 DRM_ERROR("reusing indirect: start=0x%x actual=0x%x\n",
 
1588                           indirect->start, buf->used);
 
1592         RING_SPACE_TEST_WITH_RETURN(dev_priv);
 
1593         VB_AGE_TEST_WITH_RETURN(dev_priv);
 
1595         buf->used = indirect->end;
 
1596         buf_priv->discard = indirect->discard;
 
1599         /* Wait for the 3D stream to idle before the indirect buffer
 
1600          * containing 2D acceleration commands is processed.
 
1603         RADEON_WAIT_UNTIL_3D_IDLE();
 
1607         /* Dispatch the indirect buffer full of commands from the
 
1608          * X server.  This is insecure and is thus only available to
 
1609          * privileged clients.
 
1611         r128_cce_dispatch_indirect(dev, buf, indirect->start, indirect->end);
 
1617 static int r128_getparam(struct drm_device *dev, void *data, struct drm_file *file_priv)
 
1619         drm_r128_private_t *dev_priv = dev->dev_private;
 
1620         drm_r128_getparam_t *param = data;
 
1624                 DRM_ERROR("called with no initialization\n");
 
1628         DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
 
1630         switch (param->param) {
 
1631         case R128_PARAM_IRQ_NR:
 
1638         if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
 
1639                 DRM_ERROR("copy_to_user\n");
 
1646 void r128_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
 
1648         if (dev->dev_private) {
 
1649                 drm_r128_private_t *dev_priv = dev->dev_private;
 
1650                 if (dev_priv->page_flipping) {
 
1651                         r128_do_cleanup_pageflip(dev);
 
1656 void r128_driver_lastclose(struct drm_device * dev)
 
1658         r128_do_cleanup_cce(dev);
 
1661 struct drm_ioctl_desc r128_ioctls[] = {
 
1662         DRM_IOCTL_DEF(DRM_R128_INIT, r128_cce_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
 
1663         DRM_IOCTL_DEF(DRM_R128_CCE_START, r128_cce_start, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
 
1664         DRM_IOCTL_DEF(DRM_R128_CCE_STOP, r128_cce_stop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
 
1665         DRM_IOCTL_DEF(DRM_R128_CCE_RESET, r128_cce_reset, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
 
1666         DRM_IOCTL_DEF(DRM_R128_CCE_IDLE, r128_cce_idle, DRM_AUTH),
 
1667         DRM_IOCTL_DEF(DRM_R128_RESET, r128_engine_reset, DRM_AUTH),
 
1668         DRM_IOCTL_DEF(DRM_R128_FULLSCREEN, r128_fullscreen, DRM_AUTH),
 
1669         DRM_IOCTL_DEF(DRM_R128_SWAP, r128_cce_swap, DRM_AUTH),
 
1670         DRM_IOCTL_DEF(DRM_R128_FLIP, r128_cce_flip, DRM_AUTH),
 
1671         DRM_IOCTL_DEF(DRM_R128_CLEAR, r128_cce_clear, DRM_AUTH),
 
1672         DRM_IOCTL_DEF(DRM_R128_VERTEX, r128_cce_vertex, DRM_AUTH),
 
1673         DRM_IOCTL_DEF(DRM_R128_INDICES, r128_cce_indices, DRM_AUTH),
 
1674         DRM_IOCTL_DEF(DRM_R128_BLIT, r128_cce_blit, DRM_AUTH),
 
1675         DRM_IOCTL_DEF(DRM_R128_DEPTH, r128_cce_depth, DRM_AUTH),
 
1676         DRM_IOCTL_DEF(DRM_R128_STIPPLE, r128_cce_stipple, DRM_AUTH),
 
1677         DRM_IOCTL_DEF(DRM_R128_INDIRECT, r128_cce_indirect, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
 
1678         DRM_IOCTL_DEF(DRM_R128_GETPARAM, r128_getparam, DRM_AUTH),
 
1681 int r128_max_ioctl = DRM_ARRAY_SIZE(r128_ioctls);