2 Written 1998-2000 by Donald Becker.
4 This software may be used and distributed according to the terms of
5 the GNU General Public License (GPL), incorporated herein by reference.
6 Drivers based on or derived from this code fall under the GPL and must
7 retain the authorship, copyright and license notice. This file is not
8 a complete program and may only be used when the entire operating
9 system is licensed under the GPL.
11 The author may be reached as becker@scyld.com, or C/O
12 Scyld Computing Corporation
13 410 Severn Ave., Suite 210
16 Support information and updates available at
17 http://www.scyld.com/network/pci-skeleton.html
21 Version 2.51, Nov 17, 2001 (jgarzik):
23 - Replace some MII-related magic numbers with constants
27 #define DRV_NAME "fealnx"
28 #define DRV_VERSION "2.52"
29 #define DRV_RELDATE "Sep-11-2006"
31 static int debug; /* 1-> print debug message */
32 static int max_interrupt_work = 20;
34 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
35 static int multicast_filter_limit = 32;
37 /* Set the copy breakpoint for the copy-only-tiny-frames scheme. */
38 /* Setting to > 1518 effectively disables this feature. */
39 static int rx_copybreak;
41 /* Used to pass the media type, etc. */
42 /* Both 'options[]' and 'full_duplex[]' should exist for driver */
43 /* interoperability. */
44 /* The media type is usually passed in 'options[]'. */
45 #define MAX_UNITS 8 /* More are supported, limit only on options */
46 static int options[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
47 static int full_duplex[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
49 /* Operational parameters that are set at compile time. */
50 /* Keep the ring sizes a power of two for compile efficiency. */
51 /* The compiler will convert <unsigned>'%'<2^N> into a bit mask. */
52 /* Making the Tx ring too large decreases the effectiveness of channel */
53 /* bonding and packet priority. */
54 /* There are no ill effects from too-large receive rings. */
56 // #define TX_RING_SIZE 16
57 // #define RX_RING_SIZE 32
58 #define TX_RING_SIZE 6
59 #define RX_RING_SIZE 12
60 #define TX_TOTAL_SIZE TX_RING_SIZE*sizeof(struct fealnx_desc)
61 #define RX_TOTAL_SIZE RX_RING_SIZE*sizeof(struct fealnx_desc)
63 /* Operational parameters that usually are not changed. */
64 /* Time in jiffies before concluding the transmitter is hung. */
65 #define TX_TIMEOUT (2*HZ)
67 #define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer. */
70 /* Include files, designed to support most kernel versions 2.0.0 and later. */
71 #include <linux/module.h>
72 #include <linux/kernel.h>
73 #include <linux/string.h>
74 #include <linux/timer.h>
75 #include <linux/errno.h>
76 #include <linux/ioport.h>
77 #include <linux/slab.h>
78 #include <linux/interrupt.h>
79 #include <linux/pci.h>
80 #include <linux/netdevice.h>
81 #include <linux/etherdevice.h>
82 #include <linux/skbuff.h>
83 #include <linux/init.h>
84 #include <linux/mii.h>
85 #include <linux/ethtool.h>
86 #include <linux/crc32.h>
87 #include <linux/delay.h>
88 #include <linux/bitops.h>
90 #include <asm/processor.h> /* Processor type for cache alignment. */
92 #include <asm/uaccess.h>
93 #include <asm/byteorder.h>
95 /* These identify the driver base version and may not be removed. */
96 static const char version[] __devinitconst =
97 KERN_INFO DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE "\n";
100 /* This driver was written to use PCI memory space, however some x86 systems
101 work only with I/O space accesses. */
106 /* Kernel compatibility defines, some common to David Hinds' PCMCIA package. */
107 /* This is only in the support-all-kernels source code. */
109 #define RUN_AT(x) (jiffies + (x))
111 MODULE_AUTHOR("Myson or whoever");
112 MODULE_DESCRIPTION("Myson MTD-8xx 100/10M Ethernet PCI Adapter Driver");
113 MODULE_LICENSE("GPL");
114 module_param(max_interrupt_work, int, 0);
115 module_param(debug, int, 0);
116 module_param(rx_copybreak, int, 0);
117 module_param(multicast_filter_limit, int, 0);
118 module_param_array(options, int, NULL, 0);
119 module_param_array(full_duplex, int, NULL, 0);
120 MODULE_PARM_DESC(max_interrupt_work, "fealnx maximum events handled per interrupt");
121 MODULE_PARM_DESC(debug, "fealnx enable debugging (0-1)");
122 MODULE_PARM_DESC(rx_copybreak, "fealnx copy breakpoint for copy-only-tiny-frames");
123 MODULE_PARM_DESC(multicast_filter_limit, "fealnx maximum number of filtered multicast addresses");
124 MODULE_PARM_DESC(options, "fealnx: Bits 0-3: media type, bit 17: full duplex");
125 MODULE_PARM_DESC(full_duplex, "fealnx full duplex setting(s) (1)");
128 MIN_REGION_SIZE = 136,
131 /* A chip capabilities table, matching the entries in pci_tbl[] above. */
132 enum chip_capability_flags {
138 /* for different PHY */
139 enum phy_type_flags {
154 static const struct chip_info skel_netdrv_tbl[] __devinitdata = {
155 { "100/10M Ethernet PCI Adapter", HAS_MII_XCVR },
156 { "100/10M Ethernet PCI Adapter", HAS_CHIP_XCVR },
157 { "1000/100/10M Ethernet PCI Adapter", HAS_MII_XCVR },
160 /* Offsets to the Command and Status Registers. */
161 enum fealnx_offsets {
162 PAR0 = 0x0, /* physical address 0-3 */
163 PAR1 = 0x04, /* physical address 4-5 */
164 MAR0 = 0x08, /* multicast address 0-3 */
165 MAR1 = 0x0C, /* multicast address 4-7 */
166 FAR0 = 0x10, /* flow-control address 0-3 */
167 FAR1 = 0x14, /* flow-control address 4-5 */
168 TCRRCR = 0x18, /* receive & transmit configuration */
169 BCR = 0x1C, /* bus command */
170 TXPDR = 0x20, /* transmit polling demand */
171 RXPDR = 0x24, /* receive polling demand */
172 RXCWP = 0x28, /* receive current word pointer */
173 TXLBA = 0x2C, /* transmit list base address */
174 RXLBA = 0x30, /* receive list base address */
175 ISR = 0x34, /* interrupt status */
176 IMR = 0x38, /* interrupt mask */
177 FTH = 0x3C, /* flow control high/low threshold */
178 MANAGEMENT = 0x40, /* bootrom/eeprom and mii management */
179 TALLY = 0x44, /* tally counters for crc and mpa */
180 TSR = 0x48, /* tally counter for transmit status */
181 BMCRSR = 0x4c, /* basic mode control and status */
182 PHYIDENTIFIER = 0x50, /* phy identifier */
183 ANARANLPAR = 0x54, /* auto-negotiation advertisement and link
185 ANEROCR = 0x58, /* auto-negotiation expansion and pci conf. */
186 BPREMRPSR = 0x5c, /* bypass & receive error mask and phy status */
189 /* Bits in the interrupt status/enable registers. */
190 /* The bits in the Intr Status/Enable registers, mostly interrupt sources. */
191 enum intr_status_bits {
192 RFCON = 0x00020000, /* receive flow control xon packet */
193 RFCOFF = 0x00010000, /* receive flow control xoff packet */
194 LSCStatus = 0x00008000, /* link status change */
195 ANCStatus = 0x00004000, /* autonegotiation completed */
196 FBE = 0x00002000, /* fatal bus error */
197 FBEMask = 0x00001800, /* mask bit12-11 */
198 ParityErr = 0x00000000, /* parity error */
199 TargetErr = 0x00001000, /* target abort */
200 MasterErr = 0x00000800, /* master error */
201 TUNF = 0x00000400, /* transmit underflow */
202 ROVF = 0x00000200, /* receive overflow */
203 ETI = 0x00000100, /* transmit early int */
204 ERI = 0x00000080, /* receive early int */
205 CNTOVF = 0x00000040, /* counter overflow */
206 RBU = 0x00000020, /* receive buffer unavailable */
207 TBU = 0x00000010, /* transmit buffer unavilable */
208 TI = 0x00000008, /* transmit interrupt */
209 RI = 0x00000004, /* receive interrupt */
210 RxErr = 0x00000002, /* receive error */
213 /* Bits in the NetworkConfig register, W for writing, R for reading */
214 /* FIXME: some names are invented by me. Marked with (name?) */
215 /* If you have docs and know bit names, please fix 'em */
217 CR_W_ENH = 0x02000000, /* enhanced mode (name?) */
218 CR_W_FD = 0x00100000, /* full duplex */
219 CR_W_PS10 = 0x00080000, /* 10 mbit */
220 CR_W_TXEN = 0x00040000, /* tx enable (name?) */
221 CR_W_PS1000 = 0x00010000, /* 1000 mbit */
222 /* CR_W_RXBURSTMASK= 0x00000e00, Im unsure about this */
223 CR_W_RXMODEMASK = 0x000000e0,
224 CR_W_PROM = 0x00000080, /* promiscuous mode */
225 CR_W_AB = 0x00000040, /* accept broadcast */
226 CR_W_AM = 0x00000020, /* accept mutlicast */
227 CR_W_ARP = 0x00000008, /* receive runt pkt */
228 CR_W_ALP = 0x00000004, /* receive long pkt */
229 CR_W_SEP = 0x00000002, /* receive error pkt */
230 CR_W_RXEN = 0x00000001, /* rx enable (unicast?) (name?) */
232 CR_R_TXSTOP = 0x04000000, /* tx stopped (name?) */
233 CR_R_FD = 0x00100000, /* full duplex detected */
234 CR_R_PS10 = 0x00080000, /* 10 mbit detected */
235 CR_R_RXSTOP = 0x00008000, /* rx stopped (name?) */
238 /* The Tulip Rx and Tx buffer descriptors. */
244 struct fealnx_desc *next_desc_logical;
245 struct sk_buff *skbuff;
250 /* Bits in network_desc.status */
251 enum rx_desc_status_bits {
252 RXOWN = 0x80000000, /* own bit */
253 FLNGMASK = 0x0fff0000, /* frame length */
255 MARSTATUS = 0x00004000, /* multicast address received */
256 BARSTATUS = 0x00002000, /* broadcast address received */
257 PHYSTATUS = 0x00001000, /* physical address received */
258 RXFSD = 0x00000800, /* first descriptor */
259 RXLSD = 0x00000400, /* last descriptor */
260 ErrorSummary = 0x80, /* error summary */
261 RUNT = 0x40, /* runt packet received */
262 LONG = 0x20, /* long packet received */
263 FAE = 0x10, /* frame align error */
264 CRC = 0x08, /* crc error */
265 RXER = 0x04, /* receive error */
268 enum rx_desc_control_bits {
269 RXIC = 0x00800000, /* interrupt control */
273 enum tx_desc_status_bits {
274 TXOWN = 0x80000000, /* own bit */
275 JABTO = 0x00004000, /* jabber timeout */
276 CSL = 0x00002000, /* carrier sense lost */
277 LC = 0x00001000, /* late collision */
278 EC = 0x00000800, /* excessive collision */
279 UDF = 0x00000400, /* fifo underflow */
280 DFR = 0x00000200, /* deferred */
281 HF = 0x00000100, /* heartbeat fail */
282 NCRMask = 0x000000ff, /* collision retry count */
286 enum tx_desc_control_bits {
287 TXIC = 0x80000000, /* interrupt control */
288 ETIControl = 0x40000000, /* early transmit interrupt */
289 TXLD = 0x20000000, /* last descriptor */
290 TXFD = 0x10000000, /* first descriptor */
291 CRCEnable = 0x08000000, /* crc control */
292 PADEnable = 0x04000000, /* padding control */
293 RetryTxLC = 0x02000000, /* retry late collision */
294 PKTSMask = 0x3ff800, /* packet size bit21-11 */
296 TBSMask = 0x000007ff, /* transmit buffer bit 10-0 */
300 /* BootROM/EEPROM/MII Management Register */
301 #define MASK_MIIR_MII_READ 0x00000000
302 #define MASK_MIIR_MII_WRITE 0x00000008
303 #define MASK_MIIR_MII_MDO 0x00000004
304 #define MASK_MIIR_MII_MDI 0x00000002
305 #define MASK_MIIR_MII_MDC 0x00000001
307 /* ST+OP+PHYAD+REGAD+TA */
308 #define OP_READ 0x6000 /* ST:01+OP:10+PHYAD+REGAD+TA:Z0 */
309 #define OP_WRITE 0x5002 /* ST:01+OP:01+PHYAD+REGAD+TA:10 */
311 /* ------------------------------------------------------------------------- */
312 /* Constants for Myson PHY */
313 /* ------------------------------------------------------------------------- */
314 #define MysonPHYID 0xd0000302
315 /* 89-7-27 add, (begin) */
316 #define MysonPHYID0 0x0302
317 #define StatusRegister 18
318 #define SPEED100 0x0400 // bit10
319 #define FULLMODE 0x0800 // bit11
320 /* 89-7-27 add, (end) */
322 /* ------------------------------------------------------------------------- */
323 /* Constants for Seeq 80225 PHY */
324 /* ------------------------------------------------------------------------- */
325 #define SeeqPHYID0 0x0016
327 #define MIIRegister18 18
328 #define SPD_DET_100 0x80
329 #define DPLX_DET_FULL 0x40
331 /* ------------------------------------------------------------------------- */
332 /* Constants for Ahdoc 101 PHY */
333 /* ------------------------------------------------------------------------- */
334 #define AhdocPHYID0 0x0022
336 #define DiagnosticReg 18
337 #define DPLX_FULL 0x0800
338 #define Speed_100 0x0400
341 /* -------------------------------------------------------------------------- */
343 /* -------------------------------------------------------------------------- */
344 #define MarvellPHYID0 0x0141
345 #define LevelOnePHYID0 0x0013
347 #define MII1000BaseTControlReg 9
348 #define MII1000BaseTStatusReg 10
349 #define SpecificReg 17
351 /* for 1000BaseT Control Register */
352 #define PHYAbletoPerform1000FullDuplex 0x0200
353 #define PHYAbletoPerform1000HalfDuplex 0x0100
354 #define PHY1000AbilityMask 0x300
356 // for phy specific status register, marvell phy.
357 #define SpeedMask 0x0c000
358 #define Speed_1000M 0x08000
359 #define Speed_100M 0x4000
361 #define Full_Duplex 0x2000
363 // 89/12/29 add, for phy specific status register, levelone phy, (begin)
364 #define LXT1000_100M 0x08000
365 #define LXT1000_1000M 0x0c000
366 #define LXT1000_Full 0x200
367 // 89/12/29 add, for phy specific status register, levelone phy, (end)
369 /* for 3-in-1 case, BMCRSR register */
370 #define LinkIsUp2 0x00040000
373 #define LinkIsUp 0x0004
376 struct netdev_private {
377 /* Descriptor rings first for alignment. */
378 struct fealnx_desc *rx_ring;
379 struct fealnx_desc *tx_ring;
381 dma_addr_t rx_ring_dma;
382 dma_addr_t tx_ring_dma;
386 struct net_device_stats stats;
388 /* Media monitoring timer. */
389 struct timer_list timer;
392 struct timer_list reset_timer;
393 int reset_timer_armed;
394 unsigned long crvalue_sv;
395 unsigned long imrvalue_sv;
397 /* Frequently used values: keep some adjacent for cache effect. */
399 struct pci_dev *pci_dev;
400 unsigned long crvalue;
401 unsigned long bcrvalue;
402 unsigned long imrvalue;
403 struct fealnx_desc *cur_rx;
404 struct fealnx_desc *lack_rxbuf;
406 struct fealnx_desc *cur_tx;
407 struct fealnx_desc *cur_tx_copy;
410 unsigned int rx_buf_sz; /* Based on MTU+slack. */
412 /* These values are keep track of the transceiver/media in use. */
414 unsigned int line_speed;
415 unsigned int duplexmode;
416 unsigned int default_port:4; /* Last dev->if_port value. */
417 unsigned int PHYType;
419 /* MII transceiver section. */
420 int mii_cnt; /* MII device addresses. */
421 unsigned char phys[2]; /* MII device addresses. */
422 struct mii_if_info mii;
427 static int mdio_read(struct net_device *dev, int phy_id, int location);
428 static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
429 static int netdev_open(struct net_device *dev);
430 static void getlinktype(struct net_device *dev);
431 static void getlinkstatus(struct net_device *dev);
432 static void netdev_timer(unsigned long data);
433 static void reset_timer(unsigned long data);
434 static void fealnx_tx_timeout(struct net_device *dev);
435 static void init_ring(struct net_device *dev);
436 static int start_tx(struct sk_buff *skb, struct net_device *dev);
437 static irqreturn_t intr_handler(int irq, void *dev_instance);
438 static int netdev_rx(struct net_device *dev);
439 static void set_rx_mode(struct net_device *dev);
440 static void __set_rx_mode(struct net_device *dev);
441 static struct net_device_stats *get_stats(struct net_device *dev);
442 static int mii_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
443 static const struct ethtool_ops netdev_ethtool_ops;
444 static int netdev_close(struct net_device *dev);
445 static void reset_rx_descriptors(struct net_device *dev);
446 static void reset_tx_descriptors(struct net_device *dev);
448 static void stop_nic_rx(void __iomem *ioaddr, long crvalue)
451 iowrite32(crvalue & ~(CR_W_RXEN), ioaddr + TCRRCR);
453 if ( (ioread32(ioaddr + TCRRCR) & CR_R_RXSTOP) == CR_R_RXSTOP)
459 static void stop_nic_rxtx(void __iomem *ioaddr, long crvalue)
462 iowrite32(crvalue & ~(CR_W_RXEN+CR_W_TXEN), ioaddr + TCRRCR);
464 if ( (ioread32(ioaddr + TCRRCR) & (CR_R_RXSTOP+CR_R_TXSTOP))
465 == (CR_R_RXSTOP+CR_R_TXSTOP) )
470 static const struct net_device_ops netdev_ops = {
471 .ndo_open = netdev_open,
472 .ndo_stop = netdev_close,
473 .ndo_start_xmit = start_tx,
474 .ndo_get_stats = get_stats,
475 .ndo_set_multicast_list = set_rx_mode,
476 .ndo_do_ioctl = mii_ioctl,
477 .ndo_tx_timeout = fealnx_tx_timeout,
478 .ndo_change_mtu = eth_change_mtu,
479 .ndo_set_mac_address = eth_mac_addr,
480 .ndo_validate_addr = eth_validate_addr,
483 static int __devinit fealnx_init_one(struct pci_dev *pdev,
484 const struct pci_device_id *ent)
486 struct netdev_private *np;
487 int i, option, err, irq;
488 static int card_idx = -1;
490 void __iomem *ioaddr;
492 unsigned int chip_id = ent->driver_data;
493 struct net_device *dev;
502 /* when built into the kernel, we only print version if device is found */
504 static int printed_version;
505 if (!printed_version++)
510 sprintf(boardname, "fealnx%d", card_idx);
512 option = card_idx < MAX_UNITS ? options[card_idx] : 0;
514 i = pci_enable_device(pdev);
516 pci_set_master(pdev);
518 len = pci_resource_len(pdev, bar);
519 if (len < MIN_REGION_SIZE) {
521 "region size %ld too small, aborting\n", len);
525 i = pci_request_regions(pdev, boardname);
531 ioaddr = pci_iomap(pdev, bar, len);
537 dev = alloc_etherdev(sizeof(struct netdev_private));
542 SET_NETDEV_DEV(dev, &pdev->dev);
544 /* read ethernet id */
545 for (i = 0; i < 6; ++i)
546 dev->dev_addr[i] = ioread8(ioaddr + PAR0 + i);
548 /* Reset the chip to erase previous misconfiguration. */
549 iowrite32(0x00000001, ioaddr + BCR);
551 dev->base_addr = (unsigned long)ioaddr;
554 /* Make certain the descriptor lists are aligned. */
555 np = netdev_priv(dev);
557 spin_lock_init(&np->lock);
559 np->flags = skel_netdrv_tbl[chip_id].flags;
560 pci_set_drvdata(pdev, dev);
562 np->mii.mdio_read = mdio_read;
563 np->mii.mdio_write = mdio_write;
564 np->mii.phy_id_mask = 0x1f;
565 np->mii.reg_num_mask = 0x1f;
567 ring_space = pci_alloc_consistent(pdev, RX_TOTAL_SIZE, &ring_dma);
570 goto err_out_free_dev;
572 np->rx_ring = (struct fealnx_desc *)ring_space;
573 np->rx_ring_dma = ring_dma;
575 ring_space = pci_alloc_consistent(pdev, TX_TOTAL_SIZE, &ring_dma);
578 goto err_out_free_rx;
580 np->tx_ring = (struct fealnx_desc *)ring_space;
581 np->tx_ring_dma = ring_dma;
583 /* find the connected MII xcvrs */
584 if (np->flags == HAS_MII_XCVR) {
585 int phy, phy_idx = 0;
587 for (phy = 1; phy < 32 && phy_idx < 4; phy++) {
588 int mii_status = mdio_read(dev, phy, 1);
590 if (mii_status != 0xffff && mii_status != 0x0000) {
591 np->phys[phy_idx++] = phy;
593 "MII PHY found at address %d, status "
594 "0x%4.4x.\n", phy, mii_status);
599 data = mdio_read(dev, np->phys[0], 2);
600 if (data == SeeqPHYID0)
601 np->PHYType = SeeqPHY;
602 else if (data == AhdocPHYID0)
603 np->PHYType = AhdocPHY;
604 else if (data == MarvellPHYID0)
605 np->PHYType = MarvellPHY;
606 else if (data == MysonPHYID0)
607 np->PHYType = Myson981;
608 else if (data == LevelOnePHYID0)
609 np->PHYType = LevelOnePHY;
611 np->PHYType = OtherPHY;
616 np->mii_cnt = phy_idx;
619 "MII PHY not found -- this device may "
620 "not operate correctly.\n");
623 /* 89/6/23 add, (begin) */
625 if (ioread32(ioaddr + PHYIDENTIFIER) == MysonPHYID)
626 np->PHYType = MysonPHY;
628 np->PHYType = OtherPHY;
630 np->mii.phy_id = np->phys[0];
633 option = dev->mem_start;
635 /* The lower four bits are the media type. */
638 np->mii.full_duplex = 1;
639 np->default_port = option & 15;
642 if (card_idx < MAX_UNITS && full_duplex[card_idx] > 0)
643 np->mii.full_duplex = full_duplex[card_idx];
645 if (np->mii.full_duplex) {
646 dev_info(&pdev->dev, "Media type forced to Full Duplex.\n");
647 /* 89/6/13 add, (begin) */
648 // if (np->PHYType==MarvellPHY)
649 if ((np->PHYType == MarvellPHY) || (np->PHYType == LevelOnePHY)) {
652 data = mdio_read(dev, np->phys[0], 9);
653 data = (data & 0xfcff) | 0x0200;
654 mdio_write(dev, np->phys[0], 9, data);
656 /* 89/6/13 add, (end) */
657 if (np->flags == HAS_MII_XCVR)
658 mdio_write(dev, np->phys[0], MII_ADVERTISE, ADVERTISE_FULL);
660 iowrite32(ADVERTISE_FULL, ioaddr + ANARANLPAR);
661 np->mii.force_media = 1;
664 dev->netdev_ops = &netdev_ops;
665 dev->ethtool_ops = &netdev_ethtool_ops;
666 dev->watchdog_timeo = TX_TIMEOUT;
668 err = register_netdev(dev);
670 goto err_out_free_tx;
672 printk(KERN_INFO "%s: %s at %p, %pM, IRQ %d.\n",
673 dev->name, skel_netdrv_tbl[chip_id].chip_name, ioaddr,
679 pci_free_consistent(pdev, TX_TOTAL_SIZE, np->tx_ring, np->tx_ring_dma);
681 pci_free_consistent(pdev, RX_TOTAL_SIZE, np->rx_ring, np->rx_ring_dma);
685 pci_iounmap(pdev, ioaddr);
687 pci_release_regions(pdev);
692 static void __devexit fealnx_remove_one(struct pci_dev *pdev)
694 struct net_device *dev = pci_get_drvdata(pdev);
697 struct netdev_private *np = netdev_priv(dev);
699 pci_free_consistent(pdev, TX_TOTAL_SIZE, np->tx_ring,
701 pci_free_consistent(pdev, RX_TOTAL_SIZE, np->rx_ring,
703 unregister_netdev(dev);
704 pci_iounmap(pdev, np->mem);
706 pci_release_regions(pdev);
707 pci_set_drvdata(pdev, NULL);
709 printk(KERN_ERR "fealnx: remove for unknown device\n");
713 static ulong m80x_send_cmd_to_phy(void __iomem *miiport, int opcode, int phyad, int regad)
717 unsigned int mask, data;
719 /* enable MII output */
720 miir = (ulong) ioread32(miiport);
723 miir |= MASK_MIIR_MII_WRITE + MASK_MIIR_MII_MDO;
725 /* send 32 1's preamble */
726 for (i = 0; i < 32; i++) {
727 /* low MDC; MDO is already high (miir) */
728 miir &= ~MASK_MIIR_MII_MDC;
729 iowrite32(miir, miiport);
732 miir |= MASK_MIIR_MII_MDC;
733 iowrite32(miir, miiport);
736 /* calculate ST+OP+PHYAD+REGAD+TA */
737 data = opcode | (phyad << 7) | (regad << 2);
742 /* low MDC, prepare MDO */
743 miir &= ~(MASK_MIIR_MII_MDC + MASK_MIIR_MII_MDO);
745 miir |= MASK_MIIR_MII_MDO;
747 iowrite32(miir, miiport);
749 miir |= MASK_MIIR_MII_MDC;
750 iowrite32(miir, miiport);
755 if (mask == 0x2 && opcode == OP_READ)
756 miir &= ~MASK_MIIR_MII_WRITE;
762 static int mdio_read(struct net_device *dev, int phyad, int regad)
764 struct netdev_private *np = netdev_priv(dev);
765 void __iomem *miiport = np->mem + MANAGEMENT;
767 unsigned int mask, data;
769 miir = m80x_send_cmd_to_phy(miiport, OP_READ, phyad, regad);
776 miir &= ~MASK_MIIR_MII_MDC;
777 iowrite32(miir, miiport);
780 miir = ioread32(miiport);
781 if (miir & MASK_MIIR_MII_MDI)
784 /* high MDC, and wait */
785 miir |= MASK_MIIR_MII_MDC;
786 iowrite32(miir, miiport);
794 miir &= ~MASK_MIIR_MII_MDC;
795 iowrite32(miir, miiport);
797 return data & 0xffff;
801 static void mdio_write(struct net_device *dev, int phyad, int regad, int data)
803 struct netdev_private *np = netdev_priv(dev);
804 void __iomem *miiport = np->mem + MANAGEMENT;
808 miir = m80x_send_cmd_to_phy(miiport, OP_WRITE, phyad, regad);
813 /* low MDC, prepare MDO */
814 miir &= ~(MASK_MIIR_MII_MDC + MASK_MIIR_MII_MDO);
816 miir |= MASK_MIIR_MII_MDO;
817 iowrite32(miir, miiport);
820 miir |= MASK_MIIR_MII_MDC;
821 iowrite32(miir, miiport);
828 miir &= ~MASK_MIIR_MII_MDC;
829 iowrite32(miir, miiport);
833 static int netdev_open(struct net_device *dev)
835 struct netdev_private *np = netdev_priv(dev);
836 void __iomem *ioaddr = np->mem;
839 iowrite32(0x00000001, ioaddr + BCR); /* Reset */
841 if (request_irq(dev->irq, &intr_handler, IRQF_SHARED, dev->name, dev))
844 for (i = 0; i < 3; i++)
845 iowrite16(((unsigned short*)dev->dev_addr)[i],
846 ioaddr + PAR0 + i*2);
850 iowrite32(np->rx_ring_dma, ioaddr + RXLBA);
851 iowrite32(np->tx_ring_dma, ioaddr + TXLBA);
853 /* Initialize other registers. */
854 /* Configure the PCI bus bursts and FIFO thresholds.
855 486: Set 8 longword burst.
866 Wait the specified 50 PCI cycles after a reset by initializing
867 Tx and Rx queues and the address filter list.
868 FIXME (Ueimor): optimistic for alpha + posted writes ? */
870 np->bcrvalue = 0x10; /* little-endian, 8 burst length */
872 np->bcrvalue |= 0x04; /* big-endian */
875 #if defined(__i386__) && !defined(MODULE)
876 if (boot_cpu_data.x86 <= 4)
880 np->crvalue = 0xe00; /* rx 128 burst length */
885 // np->imrvalue=FBE|TUNF|CNTOVF|RBU|TI|RI;
886 np->imrvalue = TUNF | CNTOVF | RBU | TI | RI;
887 if (np->pci_dev->device == 0x891) {
888 np->bcrvalue |= 0x200; /* set PROG bit */
889 np->crvalue |= CR_W_ENH; /* set enhanced bit */
892 iowrite32(np->bcrvalue, ioaddr + BCR);
894 if (dev->if_port == 0)
895 dev->if_port = np->default_port;
897 iowrite32(0, ioaddr + RXPDR);
899 // np->crvalue = 0x00e40001; /* tx store and forward, tx/rx enable */
900 np->crvalue |= 0x00e40001; /* tx store and forward, tx/rx enable */
901 np->mii.full_duplex = np->mii.force_media;
907 netif_start_queue(dev);
909 /* Clear and Enable interrupts by setting the interrupt mask. */
910 iowrite32(FBE | TUNF | CNTOVF | RBU | TI | RI, ioaddr + ISR);
911 iowrite32(np->imrvalue, ioaddr + IMR);
914 printk(KERN_DEBUG "%s: Done netdev_open().\n", dev->name);
916 /* Set the timer to check for link beat. */
917 init_timer(&np->timer);
918 np->timer.expires = RUN_AT(3 * HZ);
919 np->timer.data = (unsigned long) dev;
920 np->timer.function = &netdev_timer;
923 add_timer(&np->timer);
925 init_timer(&np->reset_timer);
926 np->reset_timer.data = (unsigned long) dev;
927 np->reset_timer.function = &reset_timer;
928 np->reset_timer_armed = 0;
934 static void getlinkstatus(struct net_device *dev)
935 /* function: Routine will read MII Status Register to get link status. */
936 /* input : dev... pointer to the adapter block. */
939 struct netdev_private *np = netdev_priv(dev);
940 unsigned int i, DelayTime = 0x1000;
944 if (np->PHYType == MysonPHY) {
945 for (i = 0; i < DelayTime; ++i) {
946 if (ioread32(np->mem + BMCRSR) & LinkIsUp2) {
953 for (i = 0; i < DelayTime; ++i) {
954 if (mdio_read(dev, np->phys[0], MII_BMSR) & BMSR_LSTATUS) {
964 static void getlinktype(struct net_device *dev)
966 struct netdev_private *np = netdev_priv(dev);
968 if (np->PHYType == MysonPHY) { /* 3-in-1 case */
969 if (ioread32(np->mem + TCRRCR) & CR_R_FD)
970 np->duplexmode = 2; /* full duplex */
972 np->duplexmode = 1; /* half duplex */
973 if (ioread32(np->mem + TCRRCR) & CR_R_PS10)
974 np->line_speed = 1; /* 10M */
976 np->line_speed = 2; /* 100M */
978 if (np->PHYType == SeeqPHY) { /* this PHY is SEEQ 80225 */
981 data = mdio_read(dev, np->phys[0], MIIRegister18);
982 if (data & SPD_DET_100)
983 np->line_speed = 2; /* 100M */
985 np->line_speed = 1; /* 10M */
986 if (data & DPLX_DET_FULL)
987 np->duplexmode = 2; /* full duplex mode */
989 np->duplexmode = 1; /* half duplex mode */
990 } else if (np->PHYType == AhdocPHY) {
993 data = mdio_read(dev, np->phys[0], DiagnosticReg);
994 if (data & Speed_100)
995 np->line_speed = 2; /* 100M */
997 np->line_speed = 1; /* 10M */
998 if (data & DPLX_FULL)
999 np->duplexmode = 2; /* full duplex mode */
1001 np->duplexmode = 1; /* half duplex mode */
1003 /* 89/6/13 add, (begin) */
1004 else if (np->PHYType == MarvellPHY) {
1007 data = mdio_read(dev, np->phys[0], SpecificReg);
1008 if (data & Full_Duplex)
1009 np->duplexmode = 2; /* full duplex mode */
1011 np->duplexmode = 1; /* half duplex mode */
1013 if (data == Speed_1000M)
1014 np->line_speed = 3; /* 1000M */
1015 else if (data == Speed_100M)
1016 np->line_speed = 2; /* 100M */
1018 np->line_speed = 1; /* 10M */
1020 /* 89/6/13 add, (end) */
1021 /* 89/7/27 add, (begin) */
1022 else if (np->PHYType == Myson981) {
1025 data = mdio_read(dev, np->phys[0], StatusRegister);
1027 if (data & SPEED100)
1032 if (data & FULLMODE)
1037 /* 89/7/27 add, (end) */
1039 else if (np->PHYType == LevelOnePHY) {
1042 data = mdio_read(dev, np->phys[0], SpecificReg);
1043 if (data & LXT1000_Full)
1044 np->duplexmode = 2; /* full duplex mode */
1046 np->duplexmode = 1; /* half duplex mode */
1048 if (data == LXT1000_1000M)
1049 np->line_speed = 3; /* 1000M */
1050 else if (data == LXT1000_100M)
1051 np->line_speed = 2; /* 100M */
1053 np->line_speed = 1; /* 10M */
1055 np->crvalue &= (~CR_W_PS10) & (~CR_W_FD) & (~CR_W_PS1000);
1056 if (np->line_speed == 1)
1057 np->crvalue |= CR_W_PS10;
1058 else if (np->line_speed == 3)
1059 np->crvalue |= CR_W_PS1000;
1060 if (np->duplexmode == 2)
1061 np->crvalue |= CR_W_FD;
1066 /* Take lock before calling this */
1067 static void allocate_rx_buffers(struct net_device *dev)
1069 struct netdev_private *np = netdev_priv(dev);
1071 /* allocate skb for rx buffers */
1072 while (np->really_rx_count != RX_RING_SIZE) {
1073 struct sk_buff *skb;
1075 skb = dev_alloc_skb(np->rx_buf_sz);
1077 break; /* Better luck next round. */
1079 while (np->lack_rxbuf->skbuff)
1080 np->lack_rxbuf = np->lack_rxbuf->next_desc_logical;
1082 skb->dev = dev; /* Mark as being used by this device. */
1083 np->lack_rxbuf->skbuff = skb;
1084 np->lack_rxbuf->buffer = pci_map_single(np->pci_dev, skb->data,
1085 np->rx_buf_sz, PCI_DMA_FROMDEVICE);
1086 np->lack_rxbuf->status = RXOWN;
1087 ++np->really_rx_count;
1092 static void netdev_timer(unsigned long data)
1094 struct net_device *dev = (struct net_device *) data;
1095 struct netdev_private *np = netdev_priv(dev);
1096 void __iomem *ioaddr = np->mem;
1097 int old_crvalue = np->crvalue;
1098 unsigned int old_linkok = np->linkok;
1099 unsigned long flags;
1102 printk(KERN_DEBUG "%s: Media selection timer tick, status %8.8x "
1103 "config %8.8x.\n", dev->name, ioread32(ioaddr + ISR),
1104 ioread32(ioaddr + TCRRCR));
1106 spin_lock_irqsave(&np->lock, flags);
1108 if (np->flags == HAS_MII_XCVR) {
1110 if ((old_linkok == 0) && (np->linkok == 1)) { /* we need to detect the media type again */
1112 if (np->crvalue != old_crvalue) {
1113 stop_nic_rxtx(ioaddr, np->crvalue);
1114 iowrite32(np->crvalue, ioaddr + TCRRCR);
1119 allocate_rx_buffers(dev);
1121 spin_unlock_irqrestore(&np->lock, flags);
1123 np->timer.expires = RUN_AT(10 * HZ);
1124 add_timer(&np->timer);
1128 /* Take lock before calling */
1129 /* Reset chip and disable rx, tx and interrupts */
1130 static void reset_and_disable_rxtx(struct net_device *dev)
1132 struct netdev_private *np = netdev_priv(dev);
1133 void __iomem *ioaddr = np->mem;
1136 /* Reset the chip's Tx and Rx processes. */
1137 stop_nic_rxtx(ioaddr, 0);
1139 /* Disable interrupts by clearing the interrupt mask. */
1140 iowrite32(0, ioaddr + IMR);
1142 /* Reset the chip to erase previous misconfiguration. */
1143 iowrite32(0x00000001, ioaddr + BCR);
1145 /* Ueimor: wait for 50 PCI cycles (and flush posted writes btw).
1146 We surely wait too long (address+data phase). Who cares? */
1148 ioread32(ioaddr + BCR);
1154 /* Take lock before calling */
1155 /* Restore chip after reset */
1156 static void enable_rxtx(struct net_device *dev)
1158 struct netdev_private *np = netdev_priv(dev);
1159 void __iomem *ioaddr = np->mem;
1161 reset_rx_descriptors(dev);
1163 iowrite32(np->tx_ring_dma + ((char*)np->cur_tx - (char*)np->tx_ring),
1165 iowrite32(np->rx_ring_dma + ((char*)np->cur_rx - (char*)np->rx_ring),
1168 iowrite32(np->bcrvalue, ioaddr + BCR);
1170 iowrite32(0, ioaddr + RXPDR);
1171 __set_rx_mode(dev); /* changes np->crvalue, writes it into TCRRCR */
1173 /* Clear and Enable interrupts by setting the interrupt mask. */
1174 iowrite32(FBE | TUNF | CNTOVF | RBU | TI | RI, ioaddr + ISR);
1175 iowrite32(np->imrvalue, ioaddr + IMR);
1177 iowrite32(0, ioaddr + TXPDR);
1181 static void reset_timer(unsigned long data)
1183 struct net_device *dev = (struct net_device *) data;
1184 struct netdev_private *np = netdev_priv(dev);
1185 unsigned long flags;
1187 printk(KERN_WARNING "%s: resetting tx and rx machinery\n", dev->name);
1189 spin_lock_irqsave(&np->lock, flags);
1190 np->crvalue = np->crvalue_sv;
1191 np->imrvalue = np->imrvalue_sv;
1193 reset_and_disable_rxtx(dev);
1194 /* works for me without this:
1195 reset_tx_descriptors(dev); */
1197 netif_start_queue(dev); /* FIXME: or netif_wake_queue(dev); ? */
1199 np->reset_timer_armed = 0;
1201 spin_unlock_irqrestore(&np->lock, flags);
1205 static void fealnx_tx_timeout(struct net_device *dev)
1207 struct netdev_private *np = netdev_priv(dev);
1208 void __iomem *ioaddr = np->mem;
1209 unsigned long flags;
1213 "%s: Transmit timed out, status %8.8x, resetting...\n",
1214 dev->name, ioread32(ioaddr + ISR));
1217 printk(KERN_DEBUG " Rx ring %p: ", np->rx_ring);
1218 for (i = 0; i < RX_RING_SIZE; i++)
1219 printk(KERN_CONT " %8.8x",
1220 (unsigned int) np->rx_ring[i].status);
1221 printk(KERN_CONT "\n");
1222 printk(KERN_DEBUG " Tx ring %p: ", np->tx_ring);
1223 for (i = 0; i < TX_RING_SIZE; i++)
1224 printk(KERN_CONT " %4.4x", np->tx_ring[i].status);
1225 printk(KERN_CONT "\n");
1228 spin_lock_irqsave(&np->lock, flags);
1230 reset_and_disable_rxtx(dev);
1231 reset_tx_descriptors(dev);
1234 spin_unlock_irqrestore(&np->lock, flags);
1236 dev->trans_start = jiffies;
1237 np->stats.tx_errors++;
1238 netif_wake_queue(dev); /* or .._start_.. ?? */
1242 /* Initialize the Rx and Tx rings, along with various 'dev' bits. */
1243 static void init_ring(struct net_device *dev)
1245 struct netdev_private *np = netdev_priv(dev);
1248 /* initialize rx variables */
1249 np->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1250 np->cur_rx = &np->rx_ring[0];
1251 np->lack_rxbuf = np->rx_ring;
1252 np->really_rx_count = 0;
1254 /* initial rx descriptors. */
1255 for (i = 0; i < RX_RING_SIZE; i++) {
1256 np->rx_ring[i].status = 0;
1257 np->rx_ring[i].control = np->rx_buf_sz << RBSShift;
1258 np->rx_ring[i].next_desc = np->rx_ring_dma +
1259 (i + 1)*sizeof(struct fealnx_desc);
1260 np->rx_ring[i].next_desc_logical = &np->rx_ring[i + 1];
1261 np->rx_ring[i].skbuff = NULL;
1264 /* for the last rx descriptor */
1265 np->rx_ring[i - 1].next_desc = np->rx_ring_dma;
1266 np->rx_ring[i - 1].next_desc_logical = np->rx_ring;
1268 /* allocate skb for rx buffers */
1269 for (i = 0; i < RX_RING_SIZE; i++) {
1270 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz);
1273 np->lack_rxbuf = &np->rx_ring[i];
1277 ++np->really_rx_count;
1278 np->rx_ring[i].skbuff = skb;
1279 skb->dev = dev; /* Mark as being used by this device. */
1280 np->rx_ring[i].buffer = pci_map_single(np->pci_dev, skb->data,
1281 np->rx_buf_sz, PCI_DMA_FROMDEVICE);
1282 np->rx_ring[i].status = RXOWN;
1283 np->rx_ring[i].control |= RXIC;
1286 /* initialize tx variables */
1287 np->cur_tx = &np->tx_ring[0];
1288 np->cur_tx_copy = &np->tx_ring[0];
1289 np->really_tx_count = 0;
1290 np->free_tx_count = TX_RING_SIZE;
1292 for (i = 0; i < TX_RING_SIZE; i++) {
1293 np->tx_ring[i].status = 0;
1294 /* do we need np->tx_ring[i].control = XXX; ?? */
1295 np->tx_ring[i].next_desc = np->tx_ring_dma +
1296 (i + 1)*sizeof(struct fealnx_desc);
1297 np->tx_ring[i].next_desc_logical = &np->tx_ring[i + 1];
1298 np->tx_ring[i].skbuff = NULL;
1301 /* for the last tx descriptor */
1302 np->tx_ring[i - 1].next_desc = np->tx_ring_dma;
1303 np->tx_ring[i - 1].next_desc_logical = &np->tx_ring[0];
1307 static int start_tx(struct sk_buff *skb, struct net_device *dev)
1309 struct netdev_private *np = netdev_priv(dev);
1310 unsigned long flags;
1312 spin_lock_irqsave(&np->lock, flags);
1314 np->cur_tx_copy->skbuff = skb;
1318 #if defined(one_buffer)
1319 np->cur_tx_copy->buffer = pci_map_single(np->pci_dev, skb->data,
1320 skb->len, PCI_DMA_TODEVICE);
1321 np->cur_tx_copy->control = TXIC | TXLD | TXFD | CRCEnable | PADEnable;
1322 np->cur_tx_copy->control |= (skb->len << PKTSShift); /* pkt size */
1323 np->cur_tx_copy->control |= (skb->len << TBSShift); /* buffer size */
1325 if (np->pci_dev->device == 0x891)
1326 np->cur_tx_copy->control |= ETIControl | RetryTxLC;
1327 np->cur_tx_copy->status = TXOWN;
1328 np->cur_tx_copy = np->cur_tx_copy->next_desc_logical;
1329 --np->free_tx_count;
1330 #elif defined(two_buffer)
1331 if (skb->len > BPT) {
1332 struct fealnx_desc *next;
1334 /* for the first descriptor */
1335 np->cur_tx_copy->buffer = pci_map_single(np->pci_dev, skb->data,
1336 BPT, PCI_DMA_TODEVICE);
1337 np->cur_tx_copy->control = TXIC | TXFD | CRCEnable | PADEnable;
1338 np->cur_tx_copy->control |= (skb->len << PKTSShift); /* pkt size */
1339 np->cur_tx_copy->control |= (BPT << TBSShift); /* buffer size */
1341 /* for the last descriptor */
1342 next = np->cur_tx_copy->next_desc_logical;
1344 next->control = TXIC | TXLD | CRCEnable | PADEnable;
1345 next->control |= (skb->len << PKTSShift); /* pkt size */
1346 next->control |= ((skb->len - BPT) << TBSShift); /* buf size */
1348 if (np->pci_dev->device == 0x891)
1349 np->cur_tx_copy->control |= ETIControl | RetryTxLC;
1350 next->buffer = pci_map_single(ep->pci_dev, skb->data + BPT,
1351 skb->len - BPT, PCI_DMA_TODEVICE);
1353 next->status = TXOWN;
1354 np->cur_tx_copy->status = TXOWN;
1356 np->cur_tx_copy = next->next_desc_logical;
1357 np->free_tx_count -= 2;
1359 np->cur_tx_copy->buffer = pci_map_single(np->pci_dev, skb->data,
1360 skb->len, PCI_DMA_TODEVICE);
1361 np->cur_tx_copy->control = TXIC | TXLD | TXFD | CRCEnable | PADEnable;
1362 np->cur_tx_copy->control |= (skb->len << PKTSShift); /* pkt size */
1363 np->cur_tx_copy->control |= (skb->len << TBSShift); /* buffer size */
1365 if (np->pci_dev->device == 0x891)
1366 np->cur_tx_copy->control |= ETIControl | RetryTxLC;
1367 np->cur_tx_copy->status = TXOWN;
1368 np->cur_tx_copy = np->cur_tx_copy->next_desc_logical;
1369 --np->free_tx_count;
1373 if (np->free_tx_count < 2)
1374 netif_stop_queue(dev);
1375 ++np->really_tx_count;
1376 iowrite32(0, np->mem + TXPDR);
1377 dev->trans_start = jiffies;
1379 spin_unlock_irqrestore(&np->lock, flags);
1384 /* Take lock before calling */
1385 /* Chip probably hosed tx ring. Clean up. */
1386 static void reset_tx_descriptors(struct net_device *dev)
1388 struct netdev_private *np = netdev_priv(dev);
1389 struct fealnx_desc *cur;
1392 /* initialize tx variables */
1393 np->cur_tx = &np->tx_ring[0];
1394 np->cur_tx_copy = &np->tx_ring[0];
1395 np->really_tx_count = 0;
1396 np->free_tx_count = TX_RING_SIZE;
1398 for (i = 0; i < TX_RING_SIZE; i++) {
1399 cur = &np->tx_ring[i];
1401 pci_unmap_single(np->pci_dev, cur->buffer,
1402 cur->skbuff->len, PCI_DMA_TODEVICE);
1403 dev_kfree_skb_any(cur->skbuff);
1407 cur->control = 0; /* needed? */
1408 /* probably not needed. We do it for purely paranoid reasons */
1409 cur->next_desc = np->tx_ring_dma +
1410 (i + 1)*sizeof(struct fealnx_desc);
1411 cur->next_desc_logical = &np->tx_ring[i + 1];
1413 /* for the last tx descriptor */
1414 np->tx_ring[TX_RING_SIZE - 1].next_desc = np->tx_ring_dma;
1415 np->tx_ring[TX_RING_SIZE - 1].next_desc_logical = &np->tx_ring[0];
1419 /* Take lock and stop rx before calling this */
1420 static void reset_rx_descriptors(struct net_device *dev)
1422 struct netdev_private *np = netdev_priv(dev);
1423 struct fealnx_desc *cur = np->cur_rx;
1426 allocate_rx_buffers(dev);
1428 for (i = 0; i < RX_RING_SIZE; i++) {
1430 cur->status = RXOWN;
1431 cur = cur->next_desc_logical;
1434 iowrite32(np->rx_ring_dma + ((char*)np->cur_rx - (char*)np->rx_ring),
1439 /* The interrupt handler does all of the Rx thread work and cleans up
1440 after the Tx thread. */
1441 static irqreturn_t intr_handler(int irq, void *dev_instance)
1443 struct net_device *dev = (struct net_device *) dev_instance;
1444 struct netdev_private *np = netdev_priv(dev);
1445 void __iomem *ioaddr = np->mem;
1446 long boguscnt = max_interrupt_work;
1447 unsigned int num_tx = 0;
1450 spin_lock(&np->lock);
1452 iowrite32(0, ioaddr + IMR);
1455 u32 intr_status = ioread32(ioaddr + ISR);
1457 /* Acknowledge all of the current interrupt sources ASAP. */
1458 iowrite32(intr_status, ioaddr + ISR);
1461 printk(KERN_DEBUG "%s: Interrupt, status %4.4x.\n", dev->name,
1464 if (!(intr_status & np->imrvalue))
1471 // if (intr_status & FBE)
1472 // { /* fatal error */
1473 // stop_nic_tx(ioaddr, 0);
1474 // stop_nic_rx(ioaddr, 0);
1478 if (intr_status & TUNF)
1479 iowrite32(0, ioaddr + TXPDR);
1481 if (intr_status & CNTOVF) {
1483 np->stats.rx_missed_errors += ioread32(ioaddr + TALLY) & 0x7fff;
1486 np->stats.rx_crc_errors +=
1487 (ioread32(ioaddr + TALLY) & 0x7fff0000) >> 16;
1490 if (intr_status & (RI | RBU)) {
1491 if (intr_status & RI)
1494 stop_nic_rx(ioaddr, np->crvalue);
1495 reset_rx_descriptors(dev);
1496 iowrite32(np->crvalue, ioaddr + TCRRCR);
1500 while (np->really_tx_count) {
1501 long tx_status = np->cur_tx->status;
1502 long tx_control = np->cur_tx->control;
1504 if (!(tx_control & TXLD)) { /* this pkt is combined by two tx descriptors */
1505 struct fealnx_desc *next;
1507 next = np->cur_tx->next_desc_logical;
1508 tx_status = next->status;
1509 tx_control = next->control;
1512 if (tx_status & TXOWN)
1515 if (!(np->crvalue & CR_W_ENH)) {
1516 if (tx_status & (CSL | LC | EC | UDF | HF)) {
1517 np->stats.tx_errors++;
1519 np->stats.tx_aborted_errors++;
1520 if (tx_status & CSL)
1521 np->stats.tx_carrier_errors++;
1523 np->stats.tx_window_errors++;
1524 if (tx_status & UDF)
1525 np->stats.tx_fifo_errors++;
1526 if ((tx_status & HF) && np->mii.full_duplex == 0)
1527 np->stats.tx_heartbeat_errors++;
1530 np->stats.tx_bytes +=
1531 ((tx_control & PKTSMask) >> PKTSShift);
1533 np->stats.collisions +=
1534 ((tx_status & NCRMask) >> NCRShift);
1535 np->stats.tx_packets++;
1538 np->stats.tx_bytes +=
1539 ((tx_control & PKTSMask) >> PKTSShift);
1540 np->stats.tx_packets++;
1543 /* Free the original skb. */
1544 pci_unmap_single(np->pci_dev, np->cur_tx->buffer,
1545 np->cur_tx->skbuff->len, PCI_DMA_TODEVICE);
1546 dev_kfree_skb_irq(np->cur_tx->skbuff);
1547 np->cur_tx->skbuff = NULL;
1548 --np->really_tx_count;
1549 if (np->cur_tx->control & TXLD) {
1550 np->cur_tx = np->cur_tx->next_desc_logical;
1551 ++np->free_tx_count;
1553 np->cur_tx = np->cur_tx->next_desc_logical;
1554 np->cur_tx = np->cur_tx->next_desc_logical;
1555 np->free_tx_count += 2;
1558 } /* end of for loop */
1560 if (num_tx && np->free_tx_count >= 2)
1561 netif_wake_queue(dev);
1563 /* read transmit status for enhanced mode only */
1564 if (np->crvalue & CR_W_ENH) {
1567 data = ioread32(ioaddr + TSR);
1568 np->stats.tx_errors += (data & 0xff000000) >> 24;
1569 np->stats.tx_aborted_errors += (data & 0xff000000) >> 24;
1570 np->stats.tx_window_errors += (data & 0x00ff0000) >> 16;
1571 np->stats.collisions += (data & 0x0000ffff);
1574 if (--boguscnt < 0) {
1575 printk(KERN_WARNING "%s: Too much work at interrupt, "
1576 "status=0x%4.4x.\n", dev->name, intr_status);
1577 if (!np->reset_timer_armed) {
1578 np->reset_timer_armed = 1;
1579 np->reset_timer.expires = RUN_AT(HZ/2);
1580 add_timer(&np->reset_timer);
1581 stop_nic_rxtx(ioaddr, 0);
1582 netif_stop_queue(dev);
1583 /* or netif_tx_disable(dev); ?? */
1584 /* Prevent other paths from enabling tx,rx,intrs */
1585 np->crvalue_sv = np->crvalue;
1586 np->imrvalue_sv = np->imrvalue;
1587 np->crvalue &= ~(CR_W_TXEN | CR_W_RXEN); /* or simply = 0? */
1595 /* read the tally counters */
1597 np->stats.rx_missed_errors += ioread32(ioaddr + TALLY) & 0x7fff;
1600 np->stats.rx_crc_errors += (ioread32(ioaddr + TALLY) & 0x7fff0000) >> 16;
1603 printk(KERN_DEBUG "%s: exiting interrupt, status=%#4.4x.\n",
1604 dev->name, ioread32(ioaddr + ISR));
1606 iowrite32(np->imrvalue, ioaddr + IMR);
1608 spin_unlock(&np->lock);
1610 return IRQ_RETVAL(handled);
1614 /* This routine is logically part of the interrupt handler, but separated
1615 for clarity and better register allocation. */
1616 static int netdev_rx(struct net_device *dev)
1618 struct netdev_private *np = netdev_priv(dev);
1619 void __iomem *ioaddr = np->mem;
1621 /* If EOP is set on the next entry, it's a new packet. Send it up. */
1622 while (!(np->cur_rx->status & RXOWN) && np->cur_rx->skbuff) {
1623 s32 rx_status = np->cur_rx->status;
1625 if (np->really_rx_count == 0)
1629 printk(KERN_DEBUG " netdev_rx() status was %8.8x.\n", rx_status);
1631 if ((!((rx_status & RXFSD) && (rx_status & RXLSD)))
1632 || (rx_status & ErrorSummary)) {
1633 if (rx_status & ErrorSummary) { /* there was a fatal error */
1636 "%s: Receive error, Rx status %8.8x.\n",
1637 dev->name, rx_status);
1639 np->stats.rx_errors++; /* end of a packet. */
1640 if (rx_status & (LONG | RUNT))
1641 np->stats.rx_length_errors++;
1642 if (rx_status & RXER)
1643 np->stats.rx_frame_errors++;
1644 if (rx_status & CRC)
1645 np->stats.rx_crc_errors++;
1647 int need_to_reset = 0;
1650 if (rx_status & RXFSD) { /* this pkt is too long, over one rx buffer */
1651 struct fealnx_desc *cur;
1653 /* check this packet is received completely? */
1655 while (desno <= np->really_rx_count) {
1657 if ((!(cur->status & RXOWN))
1658 && (cur->status & RXLSD))
1660 /* goto next rx descriptor */
1661 cur = cur->next_desc_logical;
1663 if (desno > np->really_rx_count)
1665 } else /* RXLSD did not find, something error */
1668 if (need_to_reset == 0) {
1671 np->stats.rx_length_errors++;
1673 /* free all rx descriptors related this long pkt */
1674 for (i = 0; i < desno; ++i) {
1675 if (!np->cur_rx->skbuff) {
1677 "%s: I'm scared\n", dev->name);
1680 np->cur_rx->status = RXOWN;
1681 np->cur_rx = np->cur_rx->next_desc_logical;
1684 } else { /* rx error, need to reset this chip */
1685 stop_nic_rx(ioaddr, np->crvalue);
1686 reset_rx_descriptors(dev);
1687 iowrite32(np->crvalue, ioaddr + TCRRCR);
1689 break; /* exit the while loop */
1691 } else { /* this received pkt is ok */
1693 struct sk_buff *skb;
1694 /* Omit the four octet CRC from the length. */
1695 short pkt_len = ((rx_status & FLNGMASK) >> FLNGShift) - 4;
1697 #ifndef final_version
1699 printk(KERN_DEBUG " netdev_rx() normal Rx pkt length %d"
1700 " status %x.\n", pkt_len, rx_status);
1703 /* Check if the packet is long enough to accept without copying
1704 to a minimally-sized skbuff. */
1705 if (pkt_len < rx_copybreak &&
1706 (skb = dev_alloc_skb(pkt_len + 2)) != NULL) {
1707 skb_reserve(skb, 2); /* 16 byte align the IP header */
1708 pci_dma_sync_single_for_cpu(np->pci_dev,
1711 PCI_DMA_FROMDEVICE);
1712 /* Call copy + cksum if available. */
1714 #if ! defined(__alpha__)
1715 skb_copy_to_linear_data(skb,
1716 np->cur_rx->skbuff->data, pkt_len);
1717 skb_put(skb, pkt_len);
1719 memcpy(skb_put(skb, pkt_len),
1720 np->cur_rx->skbuff->data, pkt_len);
1722 pci_dma_sync_single_for_device(np->pci_dev,
1725 PCI_DMA_FROMDEVICE);
1727 pci_unmap_single(np->pci_dev,
1730 PCI_DMA_FROMDEVICE);
1731 skb_put(skb = np->cur_rx->skbuff, pkt_len);
1732 np->cur_rx->skbuff = NULL;
1733 --np->really_rx_count;
1735 skb->protocol = eth_type_trans(skb, dev);
1737 np->stats.rx_packets++;
1738 np->stats.rx_bytes += pkt_len;
1741 np->cur_rx = np->cur_rx->next_desc_logical;
1742 } /* end of while loop */
1744 /* allocate skb for rx buffers */
1745 allocate_rx_buffers(dev);
1751 static struct net_device_stats *get_stats(struct net_device *dev)
1753 struct netdev_private *np = netdev_priv(dev);
1754 void __iomem *ioaddr = np->mem;
1756 /* The chip only need report frame silently dropped. */
1757 if (netif_running(dev)) {
1758 np->stats.rx_missed_errors += ioread32(ioaddr + TALLY) & 0x7fff;
1759 np->stats.rx_crc_errors += (ioread32(ioaddr + TALLY) & 0x7fff0000) >> 16;
1766 /* for dev->set_multicast_list */
1767 static void set_rx_mode(struct net_device *dev)
1769 spinlock_t *lp = &((struct netdev_private *)netdev_priv(dev))->lock;
1770 unsigned long flags;
1771 spin_lock_irqsave(lp, flags);
1773 spin_unlock_irqrestore(lp, flags);
1777 /* Take lock before calling */
1778 static void __set_rx_mode(struct net_device *dev)
1780 struct netdev_private *np = netdev_priv(dev);
1781 void __iomem *ioaddr = np->mem;
1782 u32 mc_filter[2]; /* Multicast hash filter */
1785 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
1786 memset(mc_filter, 0xff, sizeof(mc_filter));
1787 rx_mode = CR_W_PROM | CR_W_AB | CR_W_AM;
1788 } else if ((dev->mc_count > multicast_filter_limit)
1789 || (dev->flags & IFF_ALLMULTI)) {
1790 /* Too many to match, or accept all multicasts. */
1791 memset(mc_filter, 0xff, sizeof(mc_filter));
1792 rx_mode = CR_W_AB | CR_W_AM;
1794 struct dev_mc_list *mclist;
1797 memset(mc_filter, 0, sizeof(mc_filter));
1798 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
1799 i++, mclist = mclist->next) {
1801 bit = (ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26) ^ 0x3F;
1802 mc_filter[bit >> 5] |= (1 << bit);
1804 rx_mode = CR_W_AB | CR_W_AM;
1807 stop_nic_rxtx(ioaddr, np->crvalue);
1809 iowrite32(mc_filter[0], ioaddr + MAR0);
1810 iowrite32(mc_filter[1], ioaddr + MAR1);
1811 np->crvalue &= ~CR_W_RXMODEMASK;
1812 np->crvalue |= rx_mode;
1813 iowrite32(np->crvalue, ioaddr + TCRRCR);
1816 static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1818 struct netdev_private *np = netdev_priv(dev);
1820 strcpy(info->driver, DRV_NAME);
1821 strcpy(info->version, DRV_VERSION);
1822 strcpy(info->bus_info, pci_name(np->pci_dev));
1825 static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1827 struct netdev_private *np = netdev_priv(dev);
1830 spin_lock_irq(&np->lock);
1831 rc = mii_ethtool_gset(&np->mii, cmd);
1832 spin_unlock_irq(&np->lock);
1837 static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1839 struct netdev_private *np = netdev_priv(dev);
1842 spin_lock_irq(&np->lock);
1843 rc = mii_ethtool_sset(&np->mii, cmd);
1844 spin_unlock_irq(&np->lock);
1849 static int netdev_nway_reset(struct net_device *dev)
1851 struct netdev_private *np = netdev_priv(dev);
1852 return mii_nway_restart(&np->mii);
1855 static u32 netdev_get_link(struct net_device *dev)
1857 struct netdev_private *np = netdev_priv(dev);
1858 return mii_link_ok(&np->mii);
1861 static u32 netdev_get_msglevel(struct net_device *dev)
1866 static void netdev_set_msglevel(struct net_device *dev, u32 value)
1871 static const struct ethtool_ops netdev_ethtool_ops = {
1872 .get_drvinfo = netdev_get_drvinfo,
1873 .get_settings = netdev_get_settings,
1874 .set_settings = netdev_set_settings,
1875 .nway_reset = netdev_nway_reset,
1876 .get_link = netdev_get_link,
1877 .get_msglevel = netdev_get_msglevel,
1878 .set_msglevel = netdev_set_msglevel,
1881 static int mii_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1883 struct netdev_private *np = netdev_priv(dev);
1886 if (!netif_running(dev))
1889 spin_lock_irq(&np->lock);
1890 rc = generic_mii_ioctl(&np->mii, if_mii(rq), cmd, NULL);
1891 spin_unlock_irq(&np->lock);
1897 static int netdev_close(struct net_device *dev)
1899 struct netdev_private *np = netdev_priv(dev);
1900 void __iomem *ioaddr = np->mem;
1903 netif_stop_queue(dev);
1905 /* Disable interrupts by clearing the interrupt mask. */
1906 iowrite32(0x0000, ioaddr + IMR);
1908 /* Stop the chip's Tx and Rx processes. */
1909 stop_nic_rxtx(ioaddr, 0);
1911 del_timer_sync(&np->timer);
1912 del_timer_sync(&np->reset_timer);
1914 free_irq(dev->irq, dev);
1916 /* Free all the skbuffs in the Rx queue. */
1917 for (i = 0; i < RX_RING_SIZE; i++) {
1918 struct sk_buff *skb = np->rx_ring[i].skbuff;
1920 np->rx_ring[i].status = 0;
1922 pci_unmap_single(np->pci_dev, np->rx_ring[i].buffer,
1923 np->rx_buf_sz, PCI_DMA_FROMDEVICE);
1925 np->rx_ring[i].skbuff = NULL;
1929 for (i = 0; i < TX_RING_SIZE; i++) {
1930 struct sk_buff *skb = np->tx_ring[i].skbuff;
1933 pci_unmap_single(np->pci_dev, np->tx_ring[i].buffer,
1934 skb->len, PCI_DMA_TODEVICE);
1936 np->tx_ring[i].skbuff = NULL;
1943 static struct pci_device_id fealnx_pci_tbl[] = {
1944 {0x1516, 0x0800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1945 {0x1516, 0x0803, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1946 {0x1516, 0x0891, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1947 {} /* terminate list */
1949 MODULE_DEVICE_TABLE(pci, fealnx_pci_tbl);
1952 static struct pci_driver fealnx_driver = {
1954 .id_table = fealnx_pci_tbl,
1955 .probe = fealnx_init_one,
1956 .remove = __devexit_p(fealnx_remove_one),
1959 static int __init fealnx_init(void)
1961 /* when a module, this is printed whether or not devices are found in probe */
1966 return pci_register_driver(&fealnx_driver);
1969 static void __exit fealnx_exit(void)
1971 pci_unregister_driver(&fealnx_driver);
1974 module_init(fealnx_init);
1975 module_exit(fealnx_exit);