2 * linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
4 * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
5 * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
6 * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
7 * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
8 * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
12 #include <linux/linkage.h>
13 #include <linux/threads.h>
14 #include <linux/init.h>
16 #include <asm/segment.h>
17 #include <asm/pgtable.h>
20 #include <asm/cache.h>
22 #ifdef CONFIG_PARAVIRT
23 #include <asm/asm-offsets.h>
24 #include <asm/paravirt.h>
26 #define GET_CR2_INTO_RCX movq %cr2, %rcx
29 /* we are not able to switch in one step to the final KERNEL ADRESS SPACE
30 * because we need identity-mapped pages.
41 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
42 * and someone has loaded an identity mapped page table
43 * for us. These identity mapped page tables map all of the
44 * kernel pages and possibly all of memory.
46 * %esi holds a physical pointer to real_mode_data.
48 * We come here either directly from a 64bit bootloader, or from
49 * arch/x86_64/boot/compressed/head.S.
51 * We only come here initially at boot nothing else comes here.
53 * Since we may be loaded at an address different from what we were
54 * compiled to run at we first fixup the physical addresses in our page
55 * tables and then reload them.
58 /* Compute the delta between the address I am compiled to run at and the
59 * address I am actually running at.
61 leaq _text(%rip), %rbp
62 subq $_text - __START_KERNEL_map, %rbp
64 /* Is the address not 2M aligned? */
66 andl $~PMD_PAGE_MASK, %eax
70 /* Is the address too large? */
71 leaq _text(%rip), %rdx
72 movq $PGDIR_SIZE, %rax
76 /* Fixup the physical addresses in the page table
78 addq %rbp, init_level4_pgt + 0(%rip)
79 addq %rbp, init_level4_pgt + (258*8)(%rip)
80 addq %rbp, init_level4_pgt + (511*8)(%rip)
82 addq %rbp, level3_ident_pgt + 0(%rip)
84 addq %rbp, level3_kernel_pgt + (510*8)(%rip)
85 addq %rbp, level3_kernel_pgt + (511*8)(%rip)
87 addq %rbp, level2_fixmap_pgt + (506*8)(%rip)
89 /* Add an Identity mapping if I am above 1G */
90 leaq _text(%rip), %rdi
91 andq $PMD_PAGE_MASK, %rdi
95 andq $(PTRS_PER_PUD - 1), %rax
98 leaq (level2_spare_pgt - __START_KERNEL_map + _KERNPG_TABLE)(%rbp), %rdx
99 leaq level3_ident_pgt(%rip), %rbx
100 movq %rdx, 0(%rbx, %rax, 8)
103 shrq $PMD_SHIFT, %rax
104 andq $(PTRS_PER_PMD - 1), %rax
105 leaq __PAGE_KERNEL_LARGE_EXEC(%rdi), %rdx
106 leaq level2_spare_pgt(%rip), %rbx
107 movq %rdx, 0(%rbx, %rax, 8)
110 /* Fixup the kernel text+data virtual addresses
112 leaq level2_kernel_pgt(%rip), %rdi
114 /* See if it is a valid page table entry */
118 /* Go to the next page */
123 /* Fixup phys_base */
124 addq %rbp, phys_base(%rip)
127 addq %rbp, trampoline_level4_pgt + 0(%rip)
128 addq %rbp, trampoline_level4_pgt + (511*8)(%rip)
130 #ifdef CONFIG_ACPI_SLEEP
131 addq %rbp, wakeup_level4_pgt + 0(%rip)
132 addq %rbp, wakeup_level4_pgt + (511*8)(%rip)
135 /* Due to ENTRY(), sometimes the empty space gets filled with
136 * zeros. Better take a jmp than relying on empty space being
137 * filled with 0x90 (nop)
139 jmp secondary_startup_64
140 ENTRY(secondary_startup_64)
142 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
143 * and someone has loaded a mapped page table.
145 * %esi holds a physical pointer to real_mode_data.
147 * We come here either from startup_64 (using physical addresses)
148 * or from trampoline.S (using virtual addresses).
150 * Using virtual addresses from trampoline.S removes the need
151 * to have any identity mapped pages in the kernel page table
152 * after the boot processor executes this code.
155 /* Enable PAE mode and PGE */
161 /* Setup early boot stage 4 level pagetables. */
162 movq $(init_level4_pgt - __START_KERNEL_map), %rax
163 addq phys_base(%rip), %rax
166 /* Ensure I am executing from virtual addresses */
171 /* Check if nx is implemented */
172 movl $0x80000001, %eax
176 /* Setup EFER (Extended Feature Enable Register) */
179 btsl $_EFER_SCE, %eax /* Enable System Call */
180 btl $20,%edi /* No Execute supported? */
183 1: wrmsr /* Make changes effective */
186 #define CR0_PM 1 /* protected mode */
187 #define CR0_MP (1<<1)
188 #define CR0_ET (1<<4)
189 #define CR0_NE (1<<5)
190 #define CR0_WP (1<<16)
191 #define CR0_AM (1<<18)
192 #define CR0_PAGING (1<<31)
193 movl $CR0_PM|CR0_MP|CR0_ET|CR0_NE|CR0_WP|CR0_AM|CR0_PAGING,%eax
194 /* Make changes effective */
197 /* Setup a boot time stack */
198 movq init_rsp(%rip),%rsp
200 /* zero EFLAGS after setting rsp */
205 * We must switch to a new descriptor in kernel space for the GDT
206 * because soon the kernel won't have access anymore to the userspace
207 * addresses where we're currently running on. We have to do that here
208 * because in 32bit we couldn't load a 64bit linear address.
210 lgdt cpu_gdt_descr(%rip)
212 /* set up data segments. actually 0 would do too */
213 movl $__KERNEL_DS,%eax
219 * We don't really need to load %fs or %gs, but load them anyway
220 * to kill any stale realmode selectors. This allows execution
227 * Setup up a dummy PDA. this is just for some early bootup code
228 * that does in_interrupt()
230 movl $MSR_GS_BASE,%ecx
231 movq $empty_zero_page,%rax
236 /* esi is pointer to real mode structure with interesting info.
240 /* Finally jump to run C code and to be on real kernel address
241 * Since we are running on identity-mapped space we have to jump
242 * to the full 64bit address, this is only possible as indirect
243 * jump. In addition we need to ensure %cs is set so we make this
246 movq initial_code(%rip),%rax
247 pushq $0 # fake return address to stop unwinder
248 pushq $__KERNEL_CS # set correct cs
249 pushq %rax # target address in negative space
252 /* SMP bootup changes these two */
256 .quad x86_64_start_kernel
260 .quad init_thread_union+THREAD_SIZE-8
265 #ifdef CONFIG_EARLY_PRINTK
266 .macro early_idt_tramp first, last
268 early_idt_tramp \first, \last-1
271 jmp early_idt_handler
274 .globl early_idt_handlers
276 early_idt_tramp 0, 63
277 early_idt_tramp 64, 127
278 early_idt_tramp 128, 191
279 early_idt_tramp 192, 255
282 ENTRY(early_idt_handler)
283 #ifdef CONFIG_EARLY_PRINTK
284 cmpl $2,early_recursion_flag(%rip)
286 incl early_recursion_flag(%rip)
289 xorl %r8d,%r8d # zero for error code
290 movl %esi,%ecx # get vector number
291 # Test %ecx against mask of vectors that push error code.
298 popq %r8 # get error code
299 0: movq 0(%rsp),%rcx # get ip
300 movq 8(%rsp),%rdx # get cs
302 leaq early_idt_msg(%rip),%rdi
304 cmpl $2,early_recursion_flag(%rip)
307 #ifdef CONFIG_KALLSYMS
308 leaq early_idt_ripmsg(%rip),%rdi
309 movq 8(%rsp),%rsi # get rip again
312 #endif /* EARLY_PRINTK */
316 #ifdef CONFIG_EARLY_PRINTK
317 early_recursion_flag:
321 .asciz "PANIC: early exception %02lx rip %lx:%lx error %lx cr2 %lx\n"
324 #endif /* CONFIG_EARLY_PRINTK */
328 #define NEXT_PAGE(name) \
332 /* Automate the creation of 1 to 1 mapping pmd entries */
333 #define PMDS(START, PERM, COUNT) \
336 .quad (START) + (i << 21) + (PERM) ; \
341 * This default setting generates an ident mapping at address 0x100000
342 * and a mapping for the kernel that precisely maps virtual address
343 * 0xffffffff80000000 to physical address 0x000000. (always using
344 * 2Mbyte large pages provided by PAE mode)
346 NEXT_PAGE(init_level4_pgt)
347 .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
349 .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
351 /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
352 .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
354 NEXT_PAGE(level3_ident_pgt)
355 .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
358 NEXT_PAGE(level3_kernel_pgt)
360 /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
361 .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
362 .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
364 NEXT_PAGE(level2_fixmap_pgt)
366 .quad level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
367 /* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */
370 NEXT_PAGE(level1_fixmap_pgt)
373 NEXT_PAGE(level2_ident_pgt)
374 /* Since I easily can, map the first 1G.
375 * Don't set NX because code runs from these pages.
377 PMDS(0x0000000000000000, __PAGE_KERNEL_LARGE_EXEC, PTRS_PER_PMD)
379 NEXT_PAGE(level2_kernel_pgt)
380 /* 40MB kernel mapping. The kernel code cannot be bigger than that.
381 When you change this change KERNEL_TEXT_SIZE in page.h too. */
382 /* (2^48-(2*1024*1024*1024)-((2^39)*511)-((2^30)*510)) = 0 */
383 PMDS(0x0000000000000000, __PAGE_KERNEL_LARGE_EXEC|_PAGE_GLOBAL, KERNEL_TEXT_SIZE/PMD_SIZE)
384 /* Module mapping starts here */
385 .fill (PTRS_PER_PMD - (KERNEL_TEXT_SIZE/PMD_SIZE)),8,0
387 NEXT_PAGE(level2_spare_pgt)
397 .word gdt_end-cpu_gdt_table-1
408 /* This must match the first entry in level2_kernel_pgt */
409 .quad 0x0000000000000000
411 /* We need valid kernel segments for data and code in long mode too
412 * IRET will check the segment types kkeil 2000/10/28
413 * Also sysret mandates a special GDT layout
416 .section .data.page_aligned, "aw"
419 /* The TLS descriptors are currently at a different place compared to i386.
420 Hopefully nobody expects them at a fixed place (Wine?) */
423 .quad 0x0000000000000000 /* NULL descriptor */
424 .quad 0x00cf9b000000ffff /* __KERNEL32_CS */
425 .quad 0x00af9b000000ffff /* __KERNEL_CS */
426 .quad 0x00cf93000000ffff /* __KERNEL_DS */
427 .quad 0x00cffb000000ffff /* __USER32_CS */
428 .quad 0x00cff3000000ffff /* __USER_DS, __USER32_DS */
429 .quad 0x00affb000000ffff /* __USER_CS */
430 .quad 0x0 /* unused */
433 .quad 0,0,0 /* three TLS descriptors */
434 .quad 0x0000f40000000000 /* node/CPU stored in limit */
436 /* asm/segment.h:GDT_ENTRIES must match this */
437 /* This should be a multiple of the cache line size */
438 /* GDTs of other CPUs are now dynamically allocated */
440 /* zero the remaining page */
441 .fill PAGE_SIZE / 8 - GDT_ENTRIES,8,0
443 .section .bss, "aw", @nobits
444 .align L1_CACHE_BYTES
448 .section .bss.page_aligned, "aw", @nobits
450 ENTRY(empty_zero_page)