2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
18 #include <linux/init.h>
19 #include <linux/sched.h>
20 #include <linux/ioport.h>
21 #include <linux/pci.h>
22 #include <linux/screen_info.h>
25 #include <asm/bootinfo.h>
27 #include <asm/mips-boards/generic.h>
28 #include <asm/mips-boards/prom.h>
29 #include <asm/mips-boards/malta.h>
30 #include <asm/mips-boards/maltaint.h>
33 #include <asm/traps.h>
35 #include <linux/console.h>
38 extern void mips_reboot_setup(void);
39 extern void mips_time_init(void);
40 extern unsigned long mips_rtc_get_time(void);
43 extern void kgdb_config(void);
46 struct resource standard_io_resources[] = {
47 { .name = "dma1", .start = 0x00, .end = 0x1f, .flags = IORESOURCE_BUSY },
48 { .name = "timer", .start = 0x40, .end = 0x5f, .flags = IORESOURCE_BUSY },
49 { .name = "keyboard", .start = 0x60, .end = 0x6f, .flags = IORESOURCE_BUSY },
50 { .name = "dma page reg", .start = 0x80, .end = 0x8f, .flags = IORESOURCE_BUSY },
51 { .name = "dma2", .start = 0xc0, .end = 0xdf, .flags = IORESOURCE_BUSY },
54 const char *get_system_type(void)
59 #ifdef CONFIG_BLK_DEV_FD
60 void __init fd_activate(void)
63 * Activate Floppy Controller in the SMSC FDC37M817 Super I/O
65 * Done by YAMON 2.00 onwards
67 /* Entering config state. */
68 SMSC_WRITE(SMSC_CONFIG_ENTER, SMSC_CONFIG_REG);
70 /* Activate floppy controller. */
71 SMSC_WRITE(SMSC_CONFIG_DEVNUM, SMSC_CONFIG_REG);
72 SMSC_WRITE(SMSC_CONFIG_DEVNUM_FLOPPY, SMSC_DATA_REG);
73 SMSC_WRITE(SMSC_CONFIG_ACTIVATE, SMSC_CONFIG_REG);
74 SMSC_WRITE(SMSC_CONFIG_ACTIVATE_ENABLE, SMSC_DATA_REG);
76 /* Exit config state. */
77 SMSC_WRITE(SMSC_CONFIG_EXIT, SMSC_CONFIG_REG);
81 void __init plat_mem_setup(void)
87 /* Request I/O space for devices used on the Malta board. */
88 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
89 request_resource(&ioport_resource, standard_io_resources+i);
92 * Enable DMA channel 4 (cascade channel) in the PIIX4 south bridge.
100 if ((mips_revision_corid == MIPS_REVISION_CORID_BONITO64) ||
101 (mips_revision_corid == MIPS_REVISION_CORID_CORE_20K) ||
102 (mips_revision_corid == MIPS_REVISION_CORID_CORE_EMUL_BON)) {
105 argptr = prom_getcmdline();
106 if (strstr(argptr, "debug")) {
107 BONITO_BONGENCFG |= BONITO_BONGENCFG_DEBUGMODE;
108 printk ("Enabled Bonito debug mode\n");
111 BONITO_BONGENCFG &= ~BONITO_BONGENCFG_DEBUGMODE;
113 #ifdef CONFIG_DMA_COHERENT
114 if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
115 BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
116 printk("Enabled Bonito CPU coherency\n");
118 argptr = prom_getcmdline();
119 if (strstr(argptr, "iobcuncached")) {
120 BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
121 BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
122 ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
123 BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
124 printk("Disabled Bonito IOBC coherency\n");
127 BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
128 BONITO_PCIMEMBASECFG |=
129 (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
130 BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
131 printk("Enabled Bonito IOBC coherency\n");
135 panic("Hardware DMA cache coherency not supported");
139 #ifdef CONFIG_DMA_COHERENT
141 panic("Hardware DMA cache coherency not supported");
145 #ifdef CONFIG_BLK_DEV_IDE
146 /* Check PCI clock */
148 unsigned int __iomem *jmpr_p = (unsigned int *) ioremap(MALTA_JMPRS_REG, sizeof(unsigned int));
149 int jmpr = (readw(jmpr_p) >> 2) & 0x07;
150 static const int pciclocks[] __initdata = {
151 33, 20, 25, 30, 12, 16, 37, 10
153 int pciclock = pciclocks[jmpr];
154 char *argptr = prom_getcmdline();
156 if (pciclock != 33 && !strstr (argptr, "idebus=")) {
157 printk("WARNING: PCI clock is %dMHz, setting idebus\n", pciclock);
158 argptr += strlen(argptr);
159 sprintf (argptr, " idebus=%d", pciclock);
160 if (pciclock < 20 || pciclock > 66)
161 printk ("WARNING: IDE timing calculations will be incorrect\n");
165 #ifdef CONFIG_BLK_DEV_FD
169 #if defined(CONFIG_VGA_CONSOLE)
170 screen_info = (struct screen_info) {
171 0, 25, /* orig-x, orig-y */
173 0, /* orig-video-page */
174 0, /* orig-video-mode */
175 80, /* orig-video-cols */
176 0,0,0, /* ega_ax, ega_bx, ega_cx */
177 25, /* orig-video-lines */
178 VIDEO_TYPE_VGAC, /* orig-video-isVGA */
179 16 /* orig-video-points */
185 board_time_init = mips_time_init;
186 rtc_mips_get_time = mips_rtc_get_time;