2 * linux/arch/arm/mach-pxa/pxa27x.c
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
8 * Code specific to PXA27x aka Bulverde.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/suspend.h>
18 #include <linux/platform_device.h>
19 #include <linux/sysdev.h>
21 #include <mach/hardware.h>
23 #include <mach/irqs.h>
24 #include <mach/pxa27x.h>
25 #include <mach/reset.h>
26 #include <mach/ohci.h>
35 void pxa27x_clear_otgph(void)
37 if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
40 EXPORT_SYMBOL(pxa27x_clear_otgph);
42 /* Crystal clock: 13MHz */
43 #define BASE_CLK 13000000
46 * Get the clock frequency as reflected by CCSR and the turbo flag.
47 * We assume these values have been applied via a fcs.
48 * If info is not 0 we also display the current settings.
50 unsigned int pxa27x_get_clk_frequency_khz(int info)
52 unsigned long ccsr, clkcfg;
53 unsigned int l, L, m, M, n2, N, S;
57 cccr_a = CCCR & (1 << 25);
59 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
60 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
61 t = clkcfg & (1 << 0);
62 ht = clkcfg & (1 << 2);
63 b = clkcfg & (1 << 3);
67 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
71 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
75 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
76 L / 1000000, (L % 1000000) / 10000, l );
77 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
78 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
80 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
81 M / 1000000, (M % 1000000) / 10000, m );
82 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
83 S / 1000000, (S % 1000000) / 10000 );
86 return (t) ? (N/1000) : (L/1000);
90 * Return the current mem clock frequency in units of 10kHz as
91 * reflected by CCCR[A], B, and L
93 unsigned int pxa27x_get_memclk_frequency_10khz(void)
95 unsigned long ccsr, clkcfg;
96 unsigned int l, L, m, M;
100 cccr_a = CCCR & (1 << 25);
102 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
103 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
104 b = clkcfg & (1 << 3);
107 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
110 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
116 * Return the current LCD clock frequency in units of 10kHz as
118 static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
121 unsigned int l, L, k, K;
126 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
134 static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
136 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
139 static const struct clkops clk_pxa27x_lcd_ops = {
140 .enable = clk_cken_enable,
141 .disable = clk_cken_disable,
142 .getrate = clk_pxa27x_lcd_getrate,
145 static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops);
146 static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops);
147 static DEFINE_CKEN(pxa27x_ffuart, FFUART, 14857000, 1);
148 static DEFINE_CKEN(pxa27x_btuart, BTUART, 14857000, 1);
149 static DEFINE_CKEN(pxa27x_stuart, STUART, 14857000, 1);
150 static DEFINE_CKEN(pxa27x_i2s, I2S, 14682000, 0);
151 static DEFINE_CKEN(pxa27x_i2c, I2C, 32842000, 0);
152 static DEFINE_CKEN(pxa27x_usb, USB, 48000000, 5);
153 static DEFINE_CKEN(pxa27x_mmc, MMC, 19500000, 0);
154 static DEFINE_CKEN(pxa27x_ficp, FICP, 48000000, 0);
155 static DEFINE_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0);
156 static DEFINE_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0);
157 static DEFINE_CKEN(pxa27x_keypad, KEYPAD, 32768, 0);
158 static DEFINE_CKEN(pxa27x_ssp1, SSP1, 13000000, 0);
159 static DEFINE_CKEN(pxa27x_ssp2, SSP2, 13000000, 0);
160 static DEFINE_CKEN(pxa27x_ssp3, SSP3, 13000000, 0);
161 static DEFINE_CKEN(pxa27x_pwm0, PWM0, 13000000, 0);
162 static DEFINE_CKEN(pxa27x_pwm1, PWM1, 13000000, 0);
163 static DEFINE_CKEN(pxa27x_ac97, AC97, 24576000, 0);
164 static DEFINE_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0);
165 static DEFINE_CKEN(pxa27x_msl, MSL, 48000000, 0);
166 static DEFINE_CKEN(pxa27x_usim, USIM, 48000000, 0);
167 static DEFINE_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0);
168 static DEFINE_CKEN(pxa27x_im, IM, 0, 0);
169 static DEFINE_CKEN(pxa27x_memc, MEMC, 0, 0);
171 static struct clk_lookup pxa27x_clkregs[] = {
172 INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL),
173 INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL),
174 INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL),
175 INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL),
176 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL),
177 INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL),
178 INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL),
179 INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL),
180 INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL),
181 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"),
182 INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"),
183 INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL),
184 INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL),
185 INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL),
186 INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL),
187 INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL),
188 INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL),
189 INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL),
190 INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL),
191 INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"),
192 INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"),
193 INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"),
194 INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"),
195 INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"),
196 INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"),
197 INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"),
202 #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
203 #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
206 * List of global PXA peripheral registers to preserve.
207 * More ones like CP and general purpose register values are preserved
208 * with the stack pointer in sleep.S.
218 void pxa27x_cpu_pm_save(unsigned long *sleep_save)
227 void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
232 PSSR = PSSR_RDH | PSSR_PH;
238 void pxa27x_cpu_pm_enter(suspend_state_t state)
240 extern void pxa_cpu_standby(void);
242 /* ensure voltage-change sequencer not initiated, which hangs */
245 /* Clear edge-detect status register. */
248 /* Clear reset status */
249 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
252 case PM_SUSPEND_STANDBY:
256 pxa27x_cpu_suspend(PWRMODE_SLEEP);
261 static int pxa27x_cpu_pm_valid(suspend_state_t state)
263 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
266 static int pxa27x_cpu_pm_prepare(void)
268 /* set resume return address */
269 PSPR = virt_to_phys(pxa_cpu_resume);
273 static void pxa27x_cpu_pm_finish(void)
275 /* ensure not to come back here if it wasn't intended */
279 static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
280 .save_count = SLEEP_SAVE_COUNT,
281 .save = pxa27x_cpu_pm_save,
282 .restore = pxa27x_cpu_pm_restore,
283 .valid = pxa27x_cpu_pm_valid,
284 .enter = pxa27x_cpu_pm_enter,
285 .prepare = pxa27x_cpu_pm_prepare,
286 .finish = pxa27x_cpu_pm_finish,
289 static void __init pxa27x_init_pm(void)
291 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
294 static inline void pxa27x_init_pm(void) {}
297 /* PXA27x: Various gpios can issue wakeup events. This logic only
298 * handles the simple cases, not the WEMUX2 and WEMUX3 options
300 static int pxa27x_set_wake(unsigned int irq, unsigned int on)
302 int gpio = IRQ_TO_GPIO(irq);
305 if (gpio >= 0 && gpio < 128)
306 return gpio_set_wake(gpio, on);
308 if (irq == IRQ_KEYPAD)
309 return keypad_set_wake(on);
330 void __init pxa27x_init_irq(void)
332 pxa_init_irq(34, pxa27x_set_wake);
333 pxa_init_gpio(121, pxa27x_set_wake);
337 * device registration specific to PXA27x.
339 void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
344 pxa_register_device(&pxa27x_device_i2c_power, info);
347 static struct platform_device *devices[] __initdata = {
362 static struct sys_device pxa27x_sysdev[] = {
364 .cls = &pxa_irq_sysclass,
366 .cls = &pxa2xx_mfp_sysclass,
368 .cls = &pxa_gpio_sysclass,
372 static int __init pxa27x_init(void)
376 if (cpu_is_pxa27x()) {
380 clks_register(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs));
382 if ((ret = pxa_init_dma(32)))
387 for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
388 ret = sysdev_register(&pxa27x_sysdev[i]);
390 pr_err("failed to register sysdev[%d]\n", i);
393 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
399 postcore_initcall(pxa27x_init);