2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 #ifndef __ASM_ARCH_MXC_MX27_H__
21 #define __ASM_ARCH_MXC_MX27_H__
23 #ifndef __ASM_ARCH_MXC_HARDWARE_H__
24 #error "Do not include directly."
28 #define IRAM_BASE_ADDR 0xFFFF4C00 /* internal ram */
30 /* Register offests */
31 #define AIPI_BASE_ADDR 0x10000000
32 #define AIPI_BASE_ADDR_VIRT 0xF4000000
33 #define AIPI_SIZE SZ_1M
35 #define DMA_BASE_ADDR (AIPI_BASE_ADDR + 0x01000)
36 #define WDOG_BASE_ADDR (AIPI_BASE_ADDR + 0x02000)
37 #define GPT1_BASE_ADDR (AIPI_BASE_ADDR + 0x03000)
38 #define GPT2_BASE_ADDR (AIPI_BASE_ADDR + 0x04000)
39 #define GPT3_BASE_ADDR (AIPI_BASE_ADDR + 0x05000)
40 #define PWM_BASE_ADDR (AIPI_BASE_ADDR + 0x06000)
41 #define RTC_BASE_ADDR (AIPI_BASE_ADDR + 0x07000)
42 #define KPP_BASE_ADDR (AIPI_BASE_ADDR + 0x08000)
43 #define OWIRE_BASE_ADDR (AIPI_BASE_ADDR + 0x09000)
44 #define UART1_BASE_ADDR (AIPI_BASE_ADDR + 0x0A000)
45 #define UART2_BASE_ADDR (AIPI_BASE_ADDR + 0x0B000)
46 #define UART3_BASE_ADDR (AIPI_BASE_ADDR + 0x0C000)
47 #define UART4_BASE_ADDR (AIPI_BASE_ADDR + 0x0D000)
48 #define CSPI1_BASE_ADDR (AIPI_BASE_ADDR + 0x0E000)
49 #define CSPI2_BASE_ADDR (AIPI_BASE_ADDR + 0x0F000)
50 #define SSI1_BASE_ADDR (AIPI_BASE_ADDR + 0x10000)
51 #define SSI2_BASE_ADDR (AIPI_BASE_ADDR + 0x11000)
52 #define I2C_BASE_ADDR (AIPI_BASE_ADDR + 0x12000)
53 #define SDHC1_BASE_ADDR (AIPI_BASE_ADDR + 0x13000)
54 #define SDHC2_BASE_ADDR (AIPI_BASE_ADDR + 0x14000)
55 #define GPIO_BASE_ADDR (AIPI_BASE_ADDR + 0x15000)
56 #define AUDMUX_BASE_ADDR (AIPI_BASE_ADDR + 0x16000)
58 #define CSPI3_BASE_ADDR (AIPI_BASE_ADDR + 0x17000)
59 #define MSHC_BASE_ADDR (AIPI_BASE_ADDR + 0x18000)
60 #define GPT5_BASE_ADDR (AIPI_BASE_ADDR + 0x19000)
61 #define GPT4_BASE_ADDR (AIPI_BASE_ADDR + 0x1A000)
62 #define UART5_BASE_ADDR (AIPI_BASE_ADDR + 0x1B000)
63 #define UART6_BASE_ADDR (AIPI_BASE_ADDR + 0x1C000)
64 #define I2C2_BASE_ADDR (AIPI_BASE_ADDR + 0x1D000)
65 #define SDHC3_BASE_ADDR (AIPI_BASE_ADDR + 0x1E000)
66 #define GPT6_BASE_ADDR (AIPI_BASE_ADDR + 0x1F000)
68 #define LCDC_BASE_ADDR (AIPI_BASE_ADDR + 0x21000)
69 #define SLCDC_BASE_ADDR (AIPI_BASE_ADDR + 0x22000)
70 #define VPU_BASE_ADDR (AIPI_BASE_ADDR + 0x23000)
71 #define USBOTG_BASE_ADDR (AIPI_BASE_ADDR + 0x24000)
73 #define OTG_BASE_ADDR USBOTG_BASE_ADDR
74 #define SAHARA_BASE_ADDR (AIPI_BASE_ADDR + 0x25000)
75 #define EMMA_PP_BASE_ADDR (AIPI_BASE_ADDR + 0x26000)
76 #define EMMA_PRP_BASE_ADDR (AIPI_BASE_ADDR + 0x26400)
77 #define CCM_BASE_ADDR (AIPI_BASE_ADDR + 0x27000)
78 #define SYSCTRL_BASE_ADDR (AIPI_BASE_ADDR + 0x27800)
79 #define IIM_BASE_ADDR (AIPI_BASE_ADDR + 0x28000)
81 #define RTIC_BASE_ADDR (AIPI_BASE_ADDR + 0x2A000)
82 #define FEC_BASE_ADDR (AIPI_BASE_ADDR + 0x2B000)
83 #define SCC_BASE_ADDR (AIPI_BASE_ADDR + 0x2C000)
84 #define ETB_BASE_ADDR (AIPI_BASE_ADDR + 0x3B000)
85 #define ETB_RAM_BASE_ADDR (AIPI_BASE_ADDR + 0x3C000)
87 #define JAM_BASE_ADDR (AIPI_BASE_ADDR + 0x3E000)
88 #define MAX_BASE_ADDR (AIPI_BASE_ADDR + 0x3F000)
91 #define ROMP_BASE_ADDR 0x10041000
93 #define AVIC_BASE_ADDR 0x10040000
95 #define SAHB1_BASE_ADDR 0x80000000
96 #define SAHB1_BASE_ADDR_VIRT 0xF4100000
97 #define SAHB1_SIZE SZ_1M
99 #define CSI_BASE_ADDR (SAHB1_BASE_ADDR + 0x0000)
100 #define ATA_BASE_ADDR (SAHB1_BASE_ADDR + 0x1000)
102 /* NAND, SDRAM, WEIM, M3IF, EMI controllers */
103 #define X_MEMC_BASE_ADDR 0xD8000000
104 #define X_MEMC_BASE_ADDR_VIRT 0xF4200000
105 #define X_MEMC_SIZE SZ_1M
107 #define NFC_BASE_ADDR (X_MEMC_BASE_ADDR)
108 #define SDRAMC_BASE_ADDR (X_MEMC_BASE_ADDR + 0x1000)
109 #define WEIM_BASE_ADDR (X_MEMC_BASE_ADDR + 0x2000)
110 #define M3IF_BASE_ADDR (X_MEMC_BASE_ADDR + 0x3000)
111 #define PCMCIA_CTL_BASE_ADDR (X_MEMC_BASE_ADDR + 0x4000)
113 /* Memory regions and CS */
114 #define SDRAM_BASE_ADDR 0xA0000000
115 #define CSD1_BASE_ADDR 0xB0000000
117 #define CS0_BASE_ADDR 0xC0000000
118 #define CS1_BASE_ADDR 0xC8000000
119 #define CS2_BASE_ADDR 0xD0000000
120 #define CS3_BASE_ADDR 0xD2000000
121 #define CS4_BASE_ADDR 0xD4000000
122 #define CS5_BASE_ADDR 0xD6000000
123 #define PCMCIA_MEM_BASE_ADDR 0xDC000000
126 * This macro defines the physical to virtual address mapping for all the
127 * peripheral modules. It is used by passing in the physical address as x
128 * and returning the virtual address. If the physical address is not mapped,
129 * it returns 0xDEADBEEF
131 #define IO_ADDRESS(x) \
133 (((x >= AIPI_BASE_ADDR) && (x < (AIPI_BASE_ADDR + AIPI_SIZE))) ? \
134 AIPI_IO_ADDRESS(x) : \
135 ((x >= SAHB1_BASE_ADDR) && (x < (SAHB1_BASE_ADDR + SAHB1_SIZE))) ? \
136 SAHB1_IO_ADDRESS(x) : \
137 ((x >= X_MEMC_BASE_ADDR) && (x < (X_MEMC_BASE_ADDR + X_MEMC_SIZE))) ? \
138 X_MEMC_IO_ADDRESS(x) : 0xDEADBEEF)
140 /* define the address mapping macros: in physical address order */
141 #define AIPI_IO_ADDRESS(x) \
142 (((x) - AIPI_BASE_ADDR) + AIPI_BASE_ADDR_VIRT)
144 #define AVIC_IO_ADDRESS(x) AIPI_IO_ADDRESS(x)
146 #define SAHB1_IO_ADDRESS(x) \
147 (((x) - SAHB1_BASE_ADDR) + SAHB1_BASE_ADDR_VIRT)
149 #define CS4_IO_ADDRESS(x) \
150 (((x) - CS4_BASE_ADDR) + CS4_BASE_ADDR_VIRT)
152 #define X_MEMC_IO_ADDRESS(x) \
153 (((x) - X_MEMC_BASE_ADDR) + X_MEMC_BASE_ADDR_VIRT)
155 #define PCMCIA_IO_ADDRESS(x) \
156 (((x) - X_MEMC_BASE_ADDR) + X_MEMC_BASE_ADDR_VIRT)
158 /* fixed interrput numbers */
159 #define MXC_INT_CCM 63
160 #define MXC_INT_IIM 62
161 #define MXC_INT_LCDC 61
162 #define MXC_INT_SLCDC 60
163 #define MXC_INT_SAHARA 59
164 #define MXC_INT_SCC_SCM 58
165 #define MXC_INT_SCC_SMN 57
166 #define MXC_INT_USB3 56
167 #define MXC_INT_USB2 55
168 #define MXC_INT_USB1 54
169 #define MXC_INT_VPU 53
170 #define MXC_INT_EMMAPP 52
171 #define MXC_INT_EMMAPRP 51
172 #define MXC_INT_FEC 50
173 #define MXC_INT_UART5 49
174 #define MXC_INT_UART6 48
175 #define MXC_INT_DMACH15 47
176 #define MXC_INT_DMACH14 46
177 #define MXC_INT_DMACH13 45
178 #define MXC_INT_DMACH12 44
179 #define MXC_INT_DMACH11 43
180 #define MXC_INT_DMACH10 42
181 #define MXC_INT_DMACH9 41
182 #define MXC_INT_DMACH8 40
183 #define MXC_INT_DMACH7 39
184 #define MXC_INT_DMACH6 38
185 #define MXC_INT_DMACH5 37
186 #define MXC_INT_DMACH4 36
187 #define MXC_INT_DMACH3 35
188 #define MXC_INT_DMACH2 34
189 #define MXC_INT_DMACH1 33
190 #define MXC_INT_DMACH0 32
191 #define MXC_INT_CSI 31
192 #define MXC_INT_ATA 30
193 #define MXC_INT_NANDFC 29
194 #define MXC_INT_PCMCIA 28
195 #define MXC_INT_WDOG 27
196 #define MXC_INT_GPT1 26
197 #define MXC_INT_GPT2 25
198 #define MXC_INT_GPT3 24
199 #define MXC_INT_GPT INT_GPT1
200 #define MXC_INT_PWM 23
201 #define MXC_INT_RTC 22
202 #define MXC_INT_KPP 21
203 #define MXC_INT_UART1 20
204 #define MXC_INT_UART2 19
205 #define MXC_INT_UART3 18
206 #define MXC_INT_UART4 17
207 #define MXC_INT_CSPI1 16
208 #define MXC_INT_CSPI2 15
209 #define MXC_INT_SSI1 14
210 #define MXC_INT_SSI2 13
211 #define MXC_INT_I2C 12
212 #define MXC_INT_SDHC1 11
213 #define MXC_INT_SDHC2 10
214 #define MXC_INT_SDHC3 9
215 #define MXC_INT_GPIO 8
216 #define MXC_INT_SDHC 7
217 #define MXC_INT_CSPI3 6
218 #define MXC_INT_RTIC 5
219 #define MXC_INT_GPT4 4
220 #define MXC_INT_GPT5 3
221 #define MXC_INT_GPT6 2
222 #define MXC_INT_I2C2 1
224 /* fixed DMA request numbers */
225 #define DMA_REQ_NFC 37
226 #define DMA_REQ_SDHC3 36
227 #define DMA_REQ_UART6_RX 35
228 #define DMA_REQ_UART6_TX 34
229 #define DMA_REQ_UART5_RX 33
230 #define DMA_REQ_UART5_TX 32
231 #define DMA_REQ_CSI_RX 31
232 #define DMA_REQ_CSI_STAT 30
233 #define DMA_REQ_ATA_RCV 29
234 #define DMA_REQ_ATA_TX 28
235 #define DMA_REQ_UART1_TX 27
236 #define DMA_REQ_UART1_RX 26
237 #define DMA_REQ_UART2_TX 25
238 #define DMA_REQ_UART2_RX 24
239 #define DMA_REQ_UART3_TX 23
240 #define DMA_REQ_UART3_RX 22
241 #define DMA_REQ_UART4_TX 21
242 #define DMA_REQ_UART4_RX 20
243 #define DMA_REQ_CSPI1_TX 19
244 #define DMA_REQ_CSPI1_RX 18
245 #define DMA_REQ_CSPI2_TX 17
246 #define DMA_REQ_CSPI2_RX 16
247 #define DMA_REQ_SSI1_TX1 15
248 #define DMA_REQ_SSI1_RX1 14
249 #define DMA_REQ_SSI1_TX0 13
250 #define DMA_REQ_SSI1_RX0 12
251 #define DMA_REQ_SSI2_TX1 11
252 #define DMA_REQ_SSI2_RX1 10
253 #define DMA_REQ_SSI2_TX0 9
254 #define DMA_REQ_SSI2_RX0 8
255 #define DMA_REQ_SDHC1 7
256 #define DMA_REQ_SDHC2 6
257 #define DMA_REQ_MSHC 4
258 #define DMA_REQ_EXT 3
259 #define DMA_REQ_CSPI3_TX 2
260 #define DMA_REQ_CSPI3_RX 1
262 /* silicon revisions specific to i.MX27 */
263 #define CHIP_REV_1_0 0x00
264 #define CHIP_REV_2_0 0x01
267 extern int mx27_revision(void);
270 /* gpio and gpio based interrupt handling */
272 #define GPIO_GDIR 0x00
273 #define GPIO_PSR 0x24
274 #define GPIO_ICR1 0x28
275 #define GPIO_ICR2 0x2C
276 #define GPIO_IMR 0x30
277 #define GPIO_ISR 0x34
278 #define GPIO_INT_LOW_LEV 0x3
279 #define GPIO_INT_HIGH_LEV 0x2
280 #define GPIO_INT_RISE_EDGE 0x0
281 #define GPIO_INT_FALL_EDGE 0x1
282 #define GPIO_INT_NONE 0x4
284 /* Mandatory defines used globally */
286 /* this is an i.MX27 CPU */
287 #define cpu_is_mx27() (1)
289 /* this CPU supports up to 192 GPIOs (don't forget the baseboard!) */
290 #define ARCH_NR_GPIOS (192 + 16)
292 #endif /* __ASM_ARCH_MXC_MX27_H__ */