1 /******************************************************************************
3 * Copyright(c) 2007-2008 Intel Corporation. All rights reserved.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *****************************************************************************/
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/init.h>
29 #include <linux/pci.h>
30 #include <linux/dma-mapping.h>
31 #include <linux/delay.h>
32 #include <linux/skbuff.h>
33 #include <linux/netdevice.h>
34 #include <linux/wireless.h>
35 #include <net/mac80211.h>
36 #include <linux/etherdevice.h>
37 #include <asm/unaligned.h>
39 #include "iwl-eeprom.h"
44 #include "iwl-helpers.h"
45 #include "iwl-5000-hw.h"
47 /* Highest firmware API version supported */
48 #define IWL5000_UCODE_API_MAX 1
49 #define IWL5150_UCODE_API_MAX 1
51 /* Lowest firmware API version supported */
52 #define IWL5000_UCODE_API_MIN 1
53 #define IWL5150_UCODE_API_MIN 1
55 #define IWL5000_FW_PRE "iwlwifi-5000-"
56 #define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
57 #define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
59 #define IWL5150_FW_PRE "iwlwifi-5150-"
60 #define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
61 #define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
63 static const u16 iwl5000_default_queue_to_tx_fifo[] = {
73 /* FIXME: same implementation as 4965 */
74 static int iwl5000_apm_stop_master(struct iwl_priv *priv)
78 spin_lock_irqsave(&priv->lock, flags);
80 /* set stop master bit */
81 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
83 iwl_poll_direct_bit(priv, CSR_RESET,
84 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
86 spin_unlock_irqrestore(&priv->lock, flags);
87 IWL_DEBUG_INFO("stop master\n");
93 static int iwl5000_apm_init(struct iwl_priv *priv)
97 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
98 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
100 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
101 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
102 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
104 /* Set FH wait threshold to maximum (HW error during stress W/A) */
105 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
107 /* enable HAP INTA to move device L1a -> L0s */
108 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
109 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
111 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
113 /* set "initialization complete" bit to move adapter
114 * D0U* --> D0A* state */
115 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
117 /* wait for clock stabilization */
118 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
119 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
121 IWL_DEBUG_INFO("Failed to init the card\n");
125 ret = iwl_grab_nic_access(priv);
130 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
134 /* disable L1-Active */
135 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
136 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
138 iwl_release_nic_access(priv);
143 /* FIXME: this is identical to 4965 */
144 static void iwl5000_apm_stop(struct iwl_priv *priv)
148 iwl5000_apm_stop_master(priv);
150 spin_lock_irqsave(&priv->lock, flags);
152 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
156 /* clear "init complete" move adapter D0A* --> D0U state */
157 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
159 spin_unlock_irqrestore(&priv->lock, flags);
163 static int iwl5000_apm_reset(struct iwl_priv *priv)
168 iwl5000_apm_stop_master(priv);
170 spin_lock_irqsave(&priv->lock, flags);
172 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
177 /* FIXME: put here L1A -L0S w/a */
179 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
181 /* set "initialization complete" bit to move adapter
182 * D0U* --> D0A* state */
183 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
185 /* wait for clock stabilization */
186 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
187 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
189 IWL_DEBUG_INFO("Failed to init the card\n");
193 ret = iwl_grab_nic_access(priv);
198 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
202 /* disable L1-Active */
203 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
204 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
206 iwl_release_nic_access(priv);
209 spin_unlock_irqrestore(&priv->lock, flags);
215 static void iwl5000_nic_config(struct iwl_priv *priv)
221 spin_lock_irqsave(&priv->lock, flags);
223 pci_read_config_word(priv->pci_dev, PCI_CFG_LINK_CTRL, &link);
225 /* L1 is enabled by BIOS */
226 if ((link & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
227 /* disable L0S disabled L1A enabled */
228 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
230 /* L0S enabled L1A disabled */
231 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
233 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
235 /* write radio config values to register */
236 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_5000_RF_CFG_TYPE_MAX)
237 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
238 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
239 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
240 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
242 /* set CSR_HW_CONFIG_REG for uCode use */
243 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
244 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
245 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
247 /* W/A : NIC is stuck in a reset state after Early PCIe power off
248 * (PCIe power is lost before PERST# is asserted),
249 * causing ME FW to lose ownership and not being able to obtain it back.
251 iwl_grab_nic_access(priv);
252 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
253 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
254 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
255 iwl_release_nic_access(priv);
257 spin_unlock_irqrestore(&priv->lock, flags);
265 static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
269 if ((address & INDIRECT_ADDRESS) == 0)
272 switch (address & INDIRECT_TYPE_MSK) {
274 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
276 case INDIRECT_GENERAL:
277 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
279 case INDIRECT_REGULATORY:
280 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
282 case INDIRECT_CALIBRATION:
283 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
285 case INDIRECT_PROCESS_ADJST:
286 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
288 case INDIRECT_OTHERS:
289 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
292 IWL_ERROR("illegal indirect type: 0x%X\n",
293 address & INDIRECT_TYPE_MSK);
297 /* translate the offset from words to byte */
298 return (address & ADDRESS_MSK) + (offset << 1);
301 static u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
303 struct iwl_eeprom_calib_hdr {
309 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
310 EEPROM_5000_CALIB_ALL);
315 static void iwl5000_gain_computation(struct iwl_priv *priv,
316 u32 average_noise[NUM_RX_CHAINS],
317 u16 min_average_noise_antenna_i,
318 u32 min_average_noise)
322 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
324 /* Find Gain Code for the antennas B and C */
325 for (i = 1; i < NUM_RX_CHAINS; i++) {
326 if ((data->disconn_array[i])) {
327 data->delta_gain_code[i] = 0;
330 delta_g = (1000 * ((s32)average_noise[0] -
331 (s32)average_noise[i])) / 1500;
332 /* bound gain by 2 bits value max, 3rd bit is sign */
333 data->delta_gain_code[i] =
334 min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
337 /* set negative sign */
338 data->delta_gain_code[i] |= (1 << 2);
341 IWL_DEBUG_CALIB("Delta gains: ANT_B = %d ANT_C = %d\n",
342 data->delta_gain_code[1], data->delta_gain_code[2]);
344 if (!data->radio_write) {
345 struct iwl_calib_chain_noise_gain_cmd cmd;
347 memset(&cmd, 0, sizeof(cmd));
349 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
350 cmd.hdr.first_group = 0;
351 cmd.hdr.groups_num = 1;
352 cmd.hdr.data_valid = 1;
353 cmd.delta_gain_1 = data->delta_gain_code[1];
354 cmd.delta_gain_2 = data->delta_gain_code[2];
355 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
356 sizeof(cmd), &cmd, NULL);
358 data->radio_write = 1;
359 data->state = IWL_CHAIN_NOISE_CALIBRATED;
362 data->chain_noise_a = 0;
363 data->chain_noise_b = 0;
364 data->chain_noise_c = 0;
365 data->chain_signal_a = 0;
366 data->chain_signal_b = 0;
367 data->chain_signal_c = 0;
368 data->beacon_count = 0;
371 static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
373 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
376 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
377 struct iwl_calib_chain_noise_reset_cmd cmd;
378 memset(&cmd, 0, sizeof(cmd));
380 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
381 cmd.hdr.first_group = 0;
382 cmd.hdr.groups_num = 1;
383 cmd.hdr.data_valid = 1;
384 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
387 IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n");
388 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
389 IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
393 static void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
396 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
397 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
398 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
400 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
403 static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
406 .auto_corr_min_ofdm = 90,
407 .auto_corr_min_ofdm_mrc = 170,
408 .auto_corr_min_ofdm_x1 = 120,
409 .auto_corr_min_ofdm_mrc_x1 = 240,
411 .auto_corr_max_ofdm = 120,
412 .auto_corr_max_ofdm_mrc = 210,
413 .auto_corr_max_ofdm_x1 = 155,
414 .auto_corr_max_ofdm_mrc_x1 = 290,
416 .auto_corr_min_cck = 125,
417 .auto_corr_max_cck = 200,
418 .auto_corr_min_cck_mrc = 170,
419 .auto_corr_max_cck_mrc = 400,
424 static const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
427 u32 address = eeprom_indirect_address(priv, offset);
428 BUG_ON(address >= priv->cfg->eeprom_size);
429 return &priv->eeprom[address];
432 static s32 iwl5150_get_ct_threshold(struct iwl_priv *priv)
434 const s32 volt2temp_coef = -5;
435 u16 *temp_calib = (u16 *)iwl_eeprom_query_addr(priv,
436 EEPROM_5000_TEMPERATURE);
437 /* offset = temperate - voltage / coef */
438 s32 offset = temp_calib[0] - temp_calib[1] / volt2temp_coef;
439 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD) - offset;
440 return threshold * volt2temp_coef;
446 static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
448 struct iwl_calib_xtal_freq_cmd cmd;
449 u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
451 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
452 cmd.hdr.first_group = 0;
453 cmd.hdr.groups_num = 1;
454 cmd.hdr.data_valid = 1;
455 cmd.cap_pin1 = (u8)xtal_calib[0];
456 cmd.cap_pin2 = (u8)xtal_calib[1];
457 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
458 (u8 *)&cmd, sizeof(cmd));
461 static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
463 struct iwl_calib_cfg_cmd calib_cfg_cmd;
464 struct iwl_host_cmd cmd = {
465 .id = CALIBRATION_CFG_CMD,
466 .len = sizeof(struct iwl_calib_cfg_cmd),
467 .data = &calib_cfg_cmd,
470 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
471 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
472 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
473 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
474 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
476 return iwl_send_cmd(priv, &cmd);
479 static void iwl5000_rx_calib_result(struct iwl_priv *priv,
480 struct iwl_rx_mem_buffer *rxb)
482 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
483 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
484 int len = le32_to_cpu(pkt->len) & FH_RSCSR_FRAME_SIZE_MSK;
487 /* reduce the size of the length field itself */
490 /* Define the order in which the results will be sent to the runtime
491 * uCode. iwl_send_calib_results sends them in a row according to their
492 * index. We sort them here */
493 switch (hdr->op_code) {
494 case IWL_PHY_CALIBRATE_DC_CMD:
495 index = IWL_CALIB_DC;
497 case IWL_PHY_CALIBRATE_LO_CMD:
498 index = IWL_CALIB_LO;
500 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
501 index = IWL_CALIB_TX_IQ;
503 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
504 index = IWL_CALIB_TX_IQ_PERD;
506 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
507 index = IWL_CALIB_BASE_BAND;
510 IWL_ERROR("Unknown calibration notification %d\n",
514 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
517 static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
518 struct iwl_rx_mem_buffer *rxb)
520 IWL_DEBUG_INFO("Init. calibration is completed, restarting fw.\n");
521 queue_work(priv->workqueue, &priv->restart);
527 static int iwl5000_load_section(struct iwl_priv *priv,
528 struct fw_desc *image,
534 dma_addr_t phy_addr = image->p_addr;
535 u32 byte_cnt = image->len;
537 spin_lock_irqsave(&priv->lock, flags);
538 ret = iwl_grab_nic_access(priv);
540 spin_unlock_irqrestore(&priv->lock, flags);
544 iwl_write_direct32(priv,
545 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
546 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
548 iwl_write_direct32(priv,
549 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
551 iwl_write_direct32(priv,
552 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
553 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
555 iwl_write_direct32(priv,
556 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
557 (iwl_get_dma_hi_addr(phy_addr)
558 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
560 iwl_write_direct32(priv,
561 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
562 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
563 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
564 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
566 iwl_write_direct32(priv,
567 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
568 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
569 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
570 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
572 iwl_release_nic_access(priv);
573 spin_unlock_irqrestore(&priv->lock, flags);
577 static int iwl5000_load_given_ucode(struct iwl_priv *priv,
578 struct fw_desc *inst_image,
579 struct fw_desc *data_image)
583 ret = iwl5000_load_section(priv, inst_image, RTC_INST_LOWER_BOUND);
587 IWL_DEBUG_INFO("INST uCode section being loaded...\n");
588 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
589 priv->ucode_write_complete, 5 * HZ);
590 if (ret == -ERESTARTSYS) {
591 IWL_ERROR("Could not load the INST uCode section due "
596 IWL_ERROR("Could not load the INST uCode section\n");
600 priv->ucode_write_complete = 0;
602 ret = iwl5000_load_section(
603 priv, data_image, RTC_DATA_LOWER_BOUND);
607 IWL_DEBUG_INFO("DATA uCode section being loaded...\n");
609 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
610 priv->ucode_write_complete, 5 * HZ);
611 if (ret == -ERESTARTSYS) {
612 IWL_ERROR("Could not load the INST uCode section due "
616 IWL_ERROR("Could not load the DATA uCode section\n");
621 priv->ucode_write_complete = 0;
626 static int iwl5000_load_ucode(struct iwl_priv *priv)
630 /* check whether init ucode should be loaded, or rather runtime ucode */
631 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
632 IWL_DEBUG_INFO("Init ucode found. Loading init ucode...\n");
633 ret = iwl5000_load_given_ucode(priv,
634 &priv->ucode_init, &priv->ucode_init_data);
636 IWL_DEBUG_INFO("Init ucode load complete.\n");
637 priv->ucode_type = UCODE_INIT;
640 IWL_DEBUG_INFO("Init ucode not found, or already loaded. "
641 "Loading runtime ucode...\n");
642 ret = iwl5000_load_given_ucode(priv,
643 &priv->ucode_code, &priv->ucode_data);
645 IWL_DEBUG_INFO("Runtime ucode load complete.\n");
646 priv->ucode_type = UCODE_RT;
653 static void iwl5000_init_alive_start(struct iwl_priv *priv)
657 /* Check alive response for "valid" sign from uCode */
658 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
659 /* We had an error bringing up the hardware, so take it
660 * all the way back down so we can try again */
661 IWL_DEBUG_INFO("Initialize Alive failed.\n");
665 /* initialize uCode was loaded... verify inst image.
666 * This is a paranoid check, because we would not have gotten the
667 * "initialize" alive if code weren't properly loaded. */
668 if (iwl_verify_ucode(priv)) {
669 /* Runtime instruction load was bad;
670 * take it all the way back down so we can try again */
671 IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
675 iwl_clear_stations_table(priv);
676 ret = priv->cfg->ops->lib->alive_notify(priv);
678 IWL_WARNING("Could not complete ALIVE transition: %d\n", ret);
682 iwl5000_send_calib_cfg(priv);
686 /* real restart (first load init_ucode) */
687 queue_work(priv->workqueue, &priv->restart);
690 static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
691 int txq_id, u32 index)
693 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
694 (index & 0xff) | (txq_id << 8));
695 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
698 static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
699 struct iwl_tx_queue *txq,
700 int tx_fifo_id, int scd_retry)
702 int txq_id = txq->q.id;
703 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
705 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
706 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
707 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
708 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
709 IWL50_SCD_QUEUE_STTS_REG_MSK);
711 txq->sched_retry = scd_retry;
713 IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
714 active ? "Activate" : "Deactivate",
715 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
718 static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
720 struct iwl_wimax_coex_cmd coex_cmd;
722 memset(&coex_cmd, 0, sizeof(coex_cmd));
724 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
725 sizeof(coex_cmd), &coex_cmd);
728 static int iwl5000_alive_notify(struct iwl_priv *priv)
736 spin_lock_irqsave(&priv->lock, flags);
738 ret = iwl_grab_nic_access(priv);
740 spin_unlock_irqrestore(&priv->lock, flags);
744 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
745 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
746 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
748 iwl_write_targ_mem(priv, a, 0);
749 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
751 iwl_write_targ_mem(priv, a, 0);
752 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
753 iwl_write_targ_mem(priv, a, 0);
755 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
756 priv->scd_bc_tbls.dma >> 10);
758 /* Enable DMA channel */
759 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
760 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
761 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
762 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
764 /* Update FH chicken bits */
765 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
766 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
767 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
769 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
770 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
771 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
773 /* initiate the queues */
774 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
775 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
776 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
777 iwl_write_targ_mem(priv, priv->scd_base_addr +
778 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
779 iwl_write_targ_mem(priv, priv->scd_base_addr +
780 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
783 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
784 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
786 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
787 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
790 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
791 IWL_MASK(0, priv->hw_params.max_txq_num));
793 /* Activate all Tx DMA/FIFO channels */
794 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
796 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
798 /* map qos queues to fifos one-to-one */
799 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
800 int ac = iwl5000_default_queue_to_tx_fifo[i];
801 iwl_txq_ctx_activate(priv, i);
802 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
804 /* TODO - need to initialize those FIFOs inside the loop above,
805 * not only mark them as active */
806 iwl_txq_ctx_activate(priv, 4);
807 iwl_txq_ctx_activate(priv, 7);
808 iwl_txq_ctx_activate(priv, 8);
809 iwl_txq_ctx_activate(priv, 9);
811 iwl_release_nic_access(priv);
812 spin_unlock_irqrestore(&priv->lock, flags);
815 iwl5000_send_wimax_coex(priv);
817 iwl5000_set_Xtal_calib(priv);
818 iwl_send_calib_results(priv);
823 static int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
825 if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
826 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
827 IWL_ERROR("invalid queues_num, should be between %d and %d\n",
828 IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
832 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
833 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
834 priv->hw_params.scd_bc_tbls_size =
835 IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
836 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
837 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
838 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
839 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
840 priv->hw_params.max_bsm_size = 0;
841 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_2GHZ) |
842 BIT(IEEE80211_BAND_5GHZ);
843 priv->hw_params.sens = &iwl5000_sensitivity;
845 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
846 case CSR_HW_REV_TYPE_5100:
847 priv->hw_params.tx_chains_num = 1;
848 priv->hw_params.rx_chains_num = 2;
849 priv->hw_params.valid_tx_ant = ANT_B;
850 priv->hw_params.valid_rx_ant = ANT_AB;
852 case CSR_HW_REV_TYPE_5150:
853 priv->hw_params.tx_chains_num = 1;
854 priv->hw_params.rx_chains_num = 2;
855 priv->hw_params.valid_tx_ant = ANT_A;
856 priv->hw_params.valid_rx_ant = ANT_AB;
858 case CSR_HW_REV_TYPE_5300:
859 case CSR_HW_REV_TYPE_5350:
860 priv->hw_params.tx_chains_num = 3;
861 priv->hw_params.rx_chains_num = 3;
862 priv->hw_params.valid_tx_ant = ANT_ABC;
863 priv->hw_params.valid_rx_ant = ANT_ABC;
867 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
868 case CSR_HW_REV_TYPE_5100:
869 case CSR_HW_REV_TYPE_5300:
870 case CSR_HW_REV_TYPE_5350:
871 /* 5X00 and 5350 wants in Celsius */
872 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD;
874 case CSR_HW_REV_TYPE_5150:
875 /* 5150 wants in Kelvin */
876 priv->hw_params.ct_kill_threshold =
877 iwl5150_get_ct_threshold(priv);
881 /* Set initial calibration set */
882 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
883 case CSR_HW_REV_TYPE_5100:
884 case CSR_HW_REV_TYPE_5300:
885 case CSR_HW_REV_TYPE_5350:
886 priv->hw_params.calib_init_cfg =
887 BIT(IWL_CALIB_XTAL) |
889 BIT(IWL_CALIB_TX_IQ) |
890 BIT(IWL_CALIB_TX_IQ_PERD) |
891 BIT(IWL_CALIB_BASE_BAND);
893 case CSR_HW_REV_TYPE_5150:
894 priv->hw_params.calib_init_cfg =
897 BIT(IWL_CALIB_TX_IQ) |
898 BIT(IWL_CALIB_BASE_BAND);
908 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
910 static void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
911 struct iwl_tx_queue *txq,
914 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
915 int write_ptr = txq->q.write_ptr;
916 int txq_id = txq->q.id;
919 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
922 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
924 if (txq_id != IWL_CMD_QUEUE_NUM) {
925 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
926 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
928 switch (sec_ctl & TX_CMD_SEC_MSK) {
932 case TX_CMD_SEC_TKIP:
936 len += WEP_IV_LEN + WEP_ICV_LEN;
941 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
943 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
945 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
947 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
950 static void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
951 struct iwl_tx_queue *txq)
953 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
954 int txq_id = txq->q.id;
955 int read_ptr = txq->q.read_ptr;
959 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
961 if (txq_id != IWL_CMD_QUEUE_NUM)
962 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
964 bc_ent = cpu_to_le16(1 | (sta_id << 12));
965 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
967 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
969 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
972 static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
979 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
981 tbl_dw_addr = priv->scd_base_addr +
982 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
984 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
987 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
989 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
991 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
995 static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
997 /* Simply stop the queue, but don't change any configuration;
998 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
1000 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
1001 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1002 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
1005 static int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1006 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
1008 unsigned long flags;
1012 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1013 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
1014 IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
1015 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1016 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
1020 ra_tid = BUILD_RAxTID(sta_id, tid);
1022 /* Modify device's station table to Tx this TID */
1023 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
1025 spin_lock_irqsave(&priv->lock, flags);
1026 ret = iwl_grab_nic_access(priv);
1028 spin_unlock_irqrestore(&priv->lock, flags);
1032 /* Stop this Tx queue before configuring it */
1033 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1035 /* Map receiver-address / traffic-ID to this queue */
1036 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1038 /* Set this queue as a chain-building queue */
1039 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
1041 /* enable aggregations for the queue */
1042 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
1044 /* Place first TFD at index corresponding to start sequence number.
1045 * Assumes that ssn_idx is valid (!= 0xFFF) */
1046 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1047 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1048 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1050 /* Set up Tx window size and frame limit for this queue */
1051 iwl_write_targ_mem(priv, priv->scd_base_addr +
1052 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
1055 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1056 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1057 ((SCD_FRAME_LIMIT <<
1058 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1059 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1061 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1063 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
1064 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1066 iwl_release_nic_access(priv);
1067 spin_unlock_irqrestore(&priv->lock, flags);
1072 static int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1073 u16 ssn_idx, u8 tx_fifo)
1077 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1078 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
1079 IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
1080 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1081 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
1085 ret = iwl_grab_nic_access(priv);
1089 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1091 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1093 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1094 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1095 /* supposes that ssn_idx is valid (!= 0xFFF) */
1096 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1098 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1099 iwl_txq_ctx_deactivate(priv, txq_id);
1100 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1102 iwl_release_nic_access(priv);
1107 static u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1109 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
1110 memcpy(data, cmd, size);
1116 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
1117 * must be called under priv->lock and mac access
1119 static void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
1121 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
1125 static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1127 return le32_to_cpup((__le32 *)&tx_resp->status +
1128 tx_resp->frame_count) & MAX_SN;
1131 static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1132 struct iwl_ht_agg *agg,
1133 struct iwl5000_tx_resp *tx_resp,
1134 int txq_id, u16 start_idx)
1137 struct agg_tx_status *frame_status = &tx_resp->status;
1138 struct ieee80211_tx_info *info = NULL;
1139 struct ieee80211_hdr *hdr = NULL;
1140 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
1144 if (agg->wait_for_ba)
1145 IWL_DEBUG_TX_REPLY("got tx response w/o block-ack\n");
1147 agg->frame_count = tx_resp->frame_count;
1148 agg->start_idx = start_idx;
1149 agg->rate_n_flags = rate_n_flags;
1152 /* # frames attempted by Tx command */
1153 if (agg->frame_count == 1) {
1154 /* Only one frame was attempted; no block-ack will arrive */
1155 status = le16_to_cpu(frame_status[0].status);
1158 /* FIXME: code repetition */
1159 IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
1160 agg->frame_count, agg->start_idx, idx);
1162 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
1163 info->status.rates[0].count = tx_resp->failure_frame + 1;
1164 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
1165 info->flags |= iwl_is_tx_success(status) ?
1166 IEEE80211_TX_STAT_ACK : 0;
1167 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1169 /* FIXME: code repetition end */
1171 IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n",
1172 status & 0xff, tx_resp->failure_frame);
1173 IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
1175 agg->wait_for_ba = 0;
1177 /* Two or more frames were attempted; expect block-ack */
1179 int start = agg->start_idx;
1181 /* Construct bit-map of pending frames within Tx window */
1182 for (i = 0; i < agg->frame_count; i++) {
1184 status = le16_to_cpu(frame_status[i].status);
1185 seq = le16_to_cpu(frame_status[i].sequence);
1186 idx = SEQ_TO_INDEX(seq);
1187 txq_id = SEQ_TO_QUEUE(seq);
1189 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1190 AGG_TX_STATE_ABORT_MSK))
1193 IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
1194 agg->frame_count, txq_id, idx);
1196 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
1198 sc = le16_to_cpu(hdr->seq_ctrl);
1199 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
1200 IWL_ERROR("BUG_ON idx doesn't match seq control"
1201 " idx=%d, seq_idx=%d, seq=%d\n",
1207 IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n",
1208 i, idx, SEQ_TO_SN(sc));
1212 sh = (start - idx) + 0xff;
1213 bitmap = bitmap << sh;
1216 } else if (sh < -64)
1217 sh = 0xff - (start - idx);
1221 bitmap = bitmap << sh;
1224 bitmap |= 1ULL << sh;
1225 IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%llx\n",
1226 start, (unsigned long long)bitmap);
1229 agg->bitmap = bitmap;
1230 agg->start_idx = start;
1231 IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
1232 agg->frame_count, agg->start_idx,
1233 (unsigned long long)agg->bitmap);
1236 agg->wait_for_ba = 1;
1241 static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1242 struct iwl_rx_mem_buffer *rxb)
1244 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1245 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1246 int txq_id = SEQ_TO_QUEUE(sequence);
1247 int index = SEQ_TO_INDEX(sequence);
1248 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1249 struct ieee80211_tx_info *info;
1250 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1251 u32 status = le16_to_cpu(tx_resp->status.status);
1256 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
1257 IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
1258 "is out of range [0-%d] %d %d\n", txq_id,
1259 index, txq->q.n_bd, txq->q.write_ptr,
1264 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1265 memset(&info->status, 0, sizeof(info->status));
1267 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1268 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
1270 if (txq->sched_retry) {
1271 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1272 struct iwl_ht_agg *agg = NULL;
1274 agg = &priv->stations[sta_id].tid[tid].agg;
1276 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
1278 /* check if BAR is needed */
1279 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1280 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1282 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
1283 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
1284 IWL_DEBUG_TX_REPLY("Retry scheduler reclaim "
1285 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1286 scd_ssn , index, txq_id, txq->swq_id);
1288 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1289 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1291 if (priv->mac80211_registered &&
1292 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1293 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
1294 if (agg->state == IWL_AGG_OFF)
1295 ieee80211_wake_queue(priv->hw, txq_id);
1297 ieee80211_wake_queue(priv->hw,
1302 BUG_ON(txq_id != txq->swq_id);
1304 info->status.rates[0].count = tx_resp->failure_frame + 1;
1305 info->flags |= iwl_is_tx_success(status) ?
1306 IEEE80211_TX_STAT_ACK : 0;
1307 iwl_hwrate_to_tx_control(priv,
1308 le32_to_cpu(tx_resp->rate_n_flags),
1311 IWL_DEBUG_TX_REPLY("TXQ %d status %s (0x%08x) rate_n_flags "
1312 "0x%x retries %d\n",
1314 iwl_get_tx_fail_reason(status), status,
1315 le32_to_cpu(tx_resp->rate_n_flags),
1316 tx_resp->failure_frame);
1318 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1319 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1320 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1322 if (priv->mac80211_registered &&
1323 (iwl_queue_space(&txq->q) > txq->q.low_mark))
1324 ieee80211_wake_queue(priv->hw, txq_id);
1327 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1328 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1330 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
1331 IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
1334 /* Currently 5000 is the superset of everything */
1335 static u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
1340 static void iwl5000_setup_deferred_work(struct iwl_priv *priv)
1342 /* in 5000 the tx power calibration is done in uCode */
1343 priv->disable_tx_power_cal = 1;
1346 static void iwl5000_rx_handler_setup(struct iwl_priv *priv)
1348 /* init calibration handlers */
1349 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1350 iwl5000_rx_calib_result;
1351 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1352 iwl5000_rx_calib_complete;
1353 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
1357 static int iwl5000_hw_valid_rtc_data_addr(u32 addr)
1359 return (addr >= RTC_DATA_LOWER_BOUND) &&
1360 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1363 static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1366 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1367 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1368 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1370 if ((rxon1->flags == rxon2->flags) &&
1371 (rxon1->filter_flags == rxon2->filter_flags) &&
1372 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1373 (rxon1->ofdm_ht_single_stream_basic_rates ==
1374 rxon2->ofdm_ht_single_stream_basic_rates) &&
1375 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1376 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1377 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1378 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1379 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1380 (rxon1->rx_chain == rxon2->rx_chain) &&
1381 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1382 IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
1386 rxon_assoc.flags = priv->staging_rxon.flags;
1387 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1388 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1389 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1390 rxon_assoc.reserved1 = 0;
1391 rxon_assoc.reserved2 = 0;
1392 rxon_assoc.reserved3 = 0;
1393 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1394 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1395 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1396 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1397 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1398 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1399 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1400 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1402 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1403 sizeof(rxon_assoc), &rxon_assoc, NULL);
1409 static int iwl5000_send_tx_power(struct iwl_priv *priv)
1411 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
1413 /* half dBm need to multiply */
1414 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
1415 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
1416 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
1417 return iwl_send_cmd_pdu_async(priv, REPLY_TX_POWER_DBM_CMD,
1418 sizeof(tx_power_cmd), &tx_power_cmd,
1422 static void iwl5000_temperature(struct iwl_priv *priv)
1424 /* store temperature from statistics (in Celsius) */
1425 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
1428 /* Calc max signal level (dBm) among 3 possible receivers */
1429 static int iwl5000_calc_rssi(struct iwl_priv *priv,
1430 struct iwl_rx_phy_res *rx_resp)
1432 /* data from PHY/DSP regarding signal strength, etc.,
1433 * contents are always there, not configurable by host
1435 struct iwl5000_non_cfg_phy *ncphy =
1436 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1437 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1440 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1441 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1443 /* Find max rssi among 3 possible receivers.
1444 * These values are measured by the digital signal processor (DSP).
1445 * They should stay fairly constant even as the signal strength varies,
1446 * if the radio's automatic gain control (AGC) is working right.
1447 * AGC value (see below) will provide the "interesting" info.
1449 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1450 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1451 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1452 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1453 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1455 max_rssi = max_t(u32, rssi_a, rssi_b);
1456 max_rssi = max_t(u32, max_rssi, rssi_c);
1458 IWL_DEBUG_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
1459 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1461 /* dBm = max_rssi dB - agc dB - constant.
1462 * Higher AGC (higher radio gain) means lower signal. */
1463 return max_rssi - agc - IWL_RSSI_OFFSET;
1466 static struct iwl_hcmd_ops iwl5000_hcmd = {
1467 .rxon_assoc = iwl5000_send_rxon_assoc,
1470 static struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
1471 .get_hcmd_size = iwl5000_get_hcmd_size,
1472 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
1473 .gain_computation = iwl5000_gain_computation,
1474 .chain_noise_reset = iwl5000_chain_noise_reset,
1475 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
1476 .calc_rssi = iwl5000_calc_rssi,
1479 static struct iwl_lib_ops iwl5000_lib = {
1480 .set_hw_params = iwl5000_hw_set_hw_params,
1481 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1482 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1483 .txq_set_sched = iwl5000_txq_set_sched,
1484 .txq_agg_enable = iwl5000_txq_agg_enable,
1485 .txq_agg_disable = iwl5000_txq_agg_disable,
1486 .rx_handler_setup = iwl5000_rx_handler_setup,
1487 .setup_deferred_work = iwl5000_setup_deferred_work,
1488 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
1489 .load_ucode = iwl5000_load_ucode,
1490 .init_alive_start = iwl5000_init_alive_start,
1491 .alive_notify = iwl5000_alive_notify,
1492 .send_tx_power = iwl5000_send_tx_power,
1493 .temperature = iwl5000_temperature,
1494 .update_chain_flags = iwl_update_chain_flags,
1496 .init = iwl5000_apm_init,
1497 .reset = iwl5000_apm_reset,
1498 .stop = iwl5000_apm_stop,
1499 .config = iwl5000_nic_config,
1500 .set_pwr_src = iwl_set_pwr_src,
1503 .regulatory_bands = {
1504 EEPROM_5000_REG_BAND_1_CHANNELS,
1505 EEPROM_5000_REG_BAND_2_CHANNELS,
1506 EEPROM_5000_REG_BAND_3_CHANNELS,
1507 EEPROM_5000_REG_BAND_4_CHANNELS,
1508 EEPROM_5000_REG_BAND_5_CHANNELS,
1509 EEPROM_5000_REG_BAND_24_FAT_CHANNELS,
1510 EEPROM_5000_REG_BAND_52_FAT_CHANNELS
1512 .verify_signature = iwlcore_eeprom_verify_signature,
1513 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1514 .release_semaphore = iwlcore_eeprom_release_semaphore,
1515 .calib_version = iwl5000_eeprom_calib_version,
1516 .query_addr = iwl5000_eeprom_query_addr,
1520 static struct iwl_ops iwl5000_ops = {
1521 .lib = &iwl5000_lib,
1522 .hcmd = &iwl5000_hcmd,
1523 .utils = &iwl5000_hcmd_utils,
1526 static struct iwl_mod_params iwl50_mod_params = {
1527 .num_of_queues = IWL50_NUM_QUEUES,
1528 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1531 /* the rest are 0 by default */
1535 struct iwl_cfg iwl5300_agn_cfg = {
1537 .fw_name_pre = IWL5000_FW_PRE,
1538 .ucode_api_max = IWL5000_UCODE_API_MAX,
1539 .ucode_api_min = IWL5000_UCODE_API_MIN,
1540 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1541 .ops = &iwl5000_ops,
1542 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1543 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1544 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1545 .mod_params = &iwl50_mod_params,
1548 struct iwl_cfg iwl5100_bg_cfg = {
1550 .fw_name_pre = IWL5000_FW_PRE,
1551 .ucode_api_max = IWL5000_UCODE_API_MAX,
1552 .ucode_api_min = IWL5000_UCODE_API_MIN,
1554 .ops = &iwl5000_ops,
1555 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1556 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1557 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1558 .mod_params = &iwl50_mod_params,
1561 struct iwl_cfg iwl5100_abg_cfg = {
1563 .fw_name_pre = IWL5000_FW_PRE,
1564 .ucode_api_max = IWL5000_UCODE_API_MAX,
1565 .ucode_api_min = IWL5000_UCODE_API_MIN,
1566 .sku = IWL_SKU_A|IWL_SKU_G,
1567 .ops = &iwl5000_ops,
1568 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1569 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1570 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1571 .mod_params = &iwl50_mod_params,
1574 struct iwl_cfg iwl5100_agn_cfg = {
1576 .fw_name_pre = IWL5000_FW_PRE,
1577 .ucode_api_max = IWL5000_UCODE_API_MAX,
1578 .ucode_api_min = IWL5000_UCODE_API_MIN,
1579 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1580 .ops = &iwl5000_ops,
1581 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1582 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1583 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1584 .mod_params = &iwl50_mod_params,
1587 struct iwl_cfg iwl5350_agn_cfg = {
1589 .fw_name_pre = IWL5000_FW_PRE,
1590 .ucode_api_max = IWL5000_UCODE_API_MAX,
1591 .ucode_api_min = IWL5000_UCODE_API_MIN,
1592 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1593 .ops = &iwl5000_ops,
1594 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1595 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1596 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1597 .mod_params = &iwl50_mod_params,
1600 struct iwl_cfg iwl5150_agn_cfg = {
1602 .fw_name_pre = IWL5150_FW_PRE,
1603 .ucode_api_max = IWL5150_UCODE_API_MAX,
1604 .ucode_api_min = IWL5150_UCODE_API_MIN,
1605 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1606 .ops = &iwl5000_ops,
1607 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1608 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1609 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1610 .mod_params = &iwl50_mod_params,
1613 MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1614 MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
1616 module_param_named(disable50, iwl50_mod_params.disable, int, 0444);
1617 MODULE_PARM_DESC(disable50,
1618 "manually disable the 50XX radio (default 0 [radio on])");
1619 module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, 0444);
1620 MODULE_PARM_DESC(swcrypto50,
1621 "using software crypto engine (default 0 [hardware])\n");
1622 module_param_named(debug50, iwl50_mod_params.debug, uint, 0444);
1623 MODULE_PARM_DESC(debug50, "50XX debug output mask");
1624 module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, 0444);
1625 MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
1626 module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, 0444);
1627 MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
1628 module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K, int, 0444);
1629 MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
1630 module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, 0444);
1631 MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");