2 * Copyright (C) 2000,2001,2002,2003,2004 Broadcom Corporation
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/linkage.h>
21 #include <linux/interrupt.h>
22 #include <linux/spinlock.h>
24 #include <linux/slab.h>
25 #include <linux/kernel_stat.h>
27 #include <asm/errno.h>
28 #include <asm/irq_regs.h>
29 #include <asm/signal.h>
30 #include <asm/system.h>
33 #include <asm/sibyte/bcm1480_regs.h>
34 #include <asm/sibyte/bcm1480_int.h>
35 #include <asm/sibyte/bcm1480_scd.h>
37 #include <asm/sibyte/sb1250_uart.h>
38 #include <asm/sibyte/sb1250.h>
41 * These are the routines that handle all the low level interrupt stuff.
42 * Actions handled here are: initialization of the interrupt map, requesting of
43 * interrupt lines by handlers, dispatching if interrupts to handlers, probing
48 static void end_bcm1480_irq(unsigned int irq);
49 static void enable_bcm1480_irq(unsigned int irq);
50 static void disable_bcm1480_irq(unsigned int irq);
51 static void ack_bcm1480_irq(unsigned int irq);
53 static void bcm1480_set_affinity(unsigned int irq, const struct cpumask *mask);
57 extern unsigned long ht_eoi_space;
60 static struct irq_chip bcm1480_irq_type = {
61 .name = "BCM1480-IMR",
62 .ack = ack_bcm1480_irq,
63 .mask = disable_bcm1480_irq,
64 .mask_ack = ack_bcm1480_irq,
65 .unmask = enable_bcm1480_irq,
66 .end = end_bcm1480_irq,
68 .set_affinity = bcm1480_set_affinity
72 /* Store the CPU id (not the logical number) */
73 int bcm1480_irq_owner[BCM1480_NR_IRQS];
75 DEFINE_SPINLOCK(bcm1480_imr_lock);
77 void bcm1480_mask_irq(int cpu, int irq)
79 unsigned long flags, hl_spacing;
82 spin_lock_irqsave(&bcm1480_imr_lock, flags);
84 if ((irq >= BCM1480_NR_IRQS_HALF) && (irq <= BCM1480_NR_IRQS)) {
85 hl_spacing = BCM1480_IMR_HL_SPACING;
86 irq -= BCM1480_NR_IRQS_HALF;
88 cur_ints = ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + hl_spacing));
89 cur_ints |= (((u64) 1) << irq);
90 ____raw_writeq(cur_ints, IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + hl_spacing));
91 spin_unlock_irqrestore(&bcm1480_imr_lock, flags);
94 void bcm1480_unmask_irq(int cpu, int irq)
96 unsigned long flags, hl_spacing;
99 spin_lock_irqsave(&bcm1480_imr_lock, flags);
101 if ((irq >= BCM1480_NR_IRQS_HALF) && (irq <= BCM1480_NR_IRQS)) {
102 hl_spacing = BCM1480_IMR_HL_SPACING;
103 irq -= BCM1480_NR_IRQS_HALF;
105 cur_ints = ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + hl_spacing));
106 cur_ints &= ~(((u64) 1) << irq);
107 ____raw_writeq(cur_ints, IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + hl_spacing));
108 spin_unlock_irqrestore(&bcm1480_imr_lock, flags);
112 static void bcm1480_set_affinity(unsigned int irq, const struct cpumask *mask)
114 int i = 0, old_cpu, cpu, int_on, k;
117 unsigned int irq_dirty;
119 if (cpumask_weight(mask) != 1) {
120 printk("attempted to set irq affinity for irq %d to multiple CPUs\n", irq);
123 i = cpumask_first(mask);
125 /* Convert logical CPU to physical CPU */
126 cpu = cpu_logical_map(i);
128 /* Protect against other affinity changers and IMR manipulation */
129 spin_lock_irqsave(&bcm1480_imr_lock, flags);
131 /* Swizzle each CPU's IMR (but leave the IP selection alone) */
132 old_cpu = bcm1480_irq_owner[irq];
134 if ((irq_dirty >= BCM1480_NR_IRQS_HALF) && (irq_dirty <= BCM1480_NR_IRQS)) {
135 irq_dirty -= BCM1480_NR_IRQS_HALF;
138 for (k=0; k<2; k++) { /* Loop through high and low interrupt mask register */
139 cur_ints = ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(old_cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + (k*BCM1480_IMR_HL_SPACING)));
140 int_on = !(cur_ints & (((u64) 1) << irq_dirty));
142 /* If it was on, mask it */
143 cur_ints |= (((u64) 1) << irq_dirty);
144 ____raw_writeq(cur_ints, IOADDR(A_BCM1480_IMR_MAPPER(old_cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + (k*BCM1480_IMR_HL_SPACING)));
146 bcm1480_irq_owner[irq] = cpu;
148 /* unmask for the new CPU */
149 cur_ints = ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + (k*BCM1480_IMR_HL_SPACING)));
150 cur_ints &= ~(((u64) 1) << irq_dirty);
151 ____raw_writeq(cur_ints, IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + (k*BCM1480_IMR_HL_SPACING)));
154 spin_unlock_irqrestore(&bcm1480_imr_lock, flags);
159 /*****************************************************************************/
161 static void disable_bcm1480_irq(unsigned int irq)
163 bcm1480_mask_irq(bcm1480_irq_owner[irq], irq);
166 static void enable_bcm1480_irq(unsigned int irq)
168 bcm1480_unmask_irq(bcm1480_irq_owner[irq], irq);
172 static void ack_bcm1480_irq(unsigned int irq)
175 unsigned int irq_dirty;
179 * If the interrupt was an HT interrupt, now is the time to
180 * clear it. NOTE: we assume the HT bridge was set up to
181 * deliver the interrupts to all CPUs (which makes affinity
182 * changing easier for us)
185 if ((irq_dirty >= BCM1480_NR_IRQS_HALF) && (irq_dirty <= BCM1480_NR_IRQS)) {
186 irq_dirty -= BCM1480_NR_IRQS_HALF;
188 for (k=0; k<2; k++) { /* Loop through high and low LDT interrupts */
189 pending = __raw_readq(IOADDR(A_BCM1480_IMR_REGISTER(bcm1480_irq_owner[irq],
190 R_BCM1480_IMR_LDT_INTERRUPT_H + (k*BCM1480_IMR_HL_SPACING))));
191 pending &= ((u64)1 << (irq_dirty));
195 for (i=0; i<NR_CPUS; i++) {
197 * Clear for all CPUs so an affinity switch
198 * doesn't find an old status
200 __raw_writeq(pending, IOADDR(A_BCM1480_IMR_REGISTER(cpu_logical_map(i),
201 R_BCM1480_IMR_LDT_INTERRUPT_CLR_H + (k*BCM1480_IMR_HL_SPACING))));
204 __raw_writeq(pending, IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_LDT_INTERRUPT_CLR_H + (k*BCM1480_IMR_HL_SPACING))));
208 * Generate EOI. For Pass 1 parts, EOI is a nop. For
209 * Pass 2, the LDT world may be edge-triggered, but
210 * this EOI shouldn't hurt. If they are
211 * level-sensitive, the EOI is required.
215 *(uint32_t *)(ht_eoi_space+(irq<<16)+(7<<2)) = 0;
219 bcm1480_mask_irq(bcm1480_irq_owner[irq], irq);
223 static void end_bcm1480_irq(unsigned int irq)
225 if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
226 bcm1480_unmask_irq(bcm1480_irq_owner[irq], irq);
231 void __init init_bcm1480_irqs(void)
235 for (i = 0; i < BCM1480_NR_IRQS; i++) {
236 set_irq_chip_and_handler(i, &bcm1480_irq_type, handle_level_irq);
237 bcm1480_irq_owner[i] = 0;
242 * init_IRQ is called early in the boot sequence from init/main.c. It
243 * is responsible for setting up the interrupt mapper and installing the
244 * handler that will be responsible for dispatching interrupts to the
248 * For now, map all interrupts to IP[2]. We could save
249 * some cycles by parceling out system interrupts to different
250 * IP lines, but keep it simple for bringup. We'll also direct
251 * all interrupts to a single CPU; we should probably route
252 * PCI and LDT to one cpu and everything else to the other
253 * to balance the load a bit.
255 * On the second cpu, everything is set to IP5, which is
256 * ignored, EXCEPT the mailbox interrupt. That one is
257 * set to IP[2] so it is handled. This is needed so we
258 * can do cross-cpu function calls, as requred by SMP
261 #define IMR_IP2_VAL K_BCM1480_INT_MAP_I0
262 #define IMR_IP3_VAL K_BCM1480_INT_MAP_I1
263 #define IMR_IP4_VAL K_BCM1480_INT_MAP_I2
264 #define IMR_IP5_VAL K_BCM1480_INT_MAP_I3
265 #define IMR_IP6_VAL K_BCM1480_INT_MAP_I4
267 void __init arch_init_irq(void)
271 unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
272 STATUSF_IP1 | STATUSF_IP0;
274 /* Default everything to IP2 */
275 /* Start with _high registers which has no bit 0 interrupt source */
276 for (i = 1; i < BCM1480_NR_IRQS_HALF; i++) { /* was I0 */
277 for (cpu = 0; cpu < 4; cpu++) {
278 __raw_writeq(IMR_IP2_VAL,
279 IOADDR(A_BCM1480_IMR_REGISTER(cpu,
280 R_BCM1480_IMR_INTERRUPT_MAP_BASE_H) + (i << 3)));
284 /* Now do _low registers */
285 for (i = 0; i < BCM1480_NR_IRQS_HALF; i++) {
286 for (cpu = 0; cpu < 4; cpu++) {
287 __raw_writeq(IMR_IP2_VAL,
288 IOADDR(A_BCM1480_IMR_REGISTER(cpu,
289 R_BCM1480_IMR_INTERRUPT_MAP_BASE_L) + (i << 3)));
296 * Map the high 16 bits of mailbox_0 registers to IP[3], for
300 for (cpu = 0; cpu < 4; cpu++) {
301 __raw_writeq(IMR_IP3_VAL, IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_INTERRUPT_MAP_BASE_H) +
302 (K_BCM1480_INT_MBOX_0_0 << 3)));
306 /* Clear the mailboxes. The firmware may leave them dirty */
307 for (cpu = 0; cpu < 4; cpu++) {
308 __raw_writeq(0xffffffffffffffffULL,
309 IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_MAILBOX_0_CLR_CPU)));
310 __raw_writeq(0xffffffffffffffffULL,
311 IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_MAILBOX_1_CLR_CPU)));
315 /* Mask everything except the high 16 bit of mailbox_0 registers for all cpus */
316 tmp = ~((u64) 0) ^ ( (((u64) 1) << K_BCM1480_INT_MBOX_0_0));
317 for (cpu = 0; cpu < 4; cpu++) {
318 __raw_writeq(tmp, IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_INTERRUPT_MASK_H)));
321 for (cpu = 0; cpu < 4; cpu++) {
322 __raw_writeq(tmp, IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_INTERRUPT_MASK_L)));
326 * Note that the timer interrupts are also mapped, but this is
327 * done in bcm1480_time_init(). Also, the profiling driver
328 * does its own management of IP7.
331 /* Enable necessary IPs, disable the rest */
332 change_c0_status(ST0_IM, imask);
335 extern void bcm1480_mailbox_interrupt(void);
337 static inline void dispatch_ip2(void)
339 unsigned long long mask_h, mask_l;
340 unsigned int cpu = smp_processor_id();
344 * Default...we've hit an IP[2] interrupt, which means we've got to
345 * check the 1480 interrupt registers to figure out what to do. Need
346 * to detect which CPU we're on, now that smp_affinity is supported.
348 base = A_BCM1480_IMR_MAPPER(cpu);
349 mask_h = __raw_readq(
350 IOADDR(base + R_BCM1480_IMR_INTERRUPT_STATUS_BASE_H));
351 mask_l = __raw_readq(
352 IOADDR(base + R_BCM1480_IMR_INTERRUPT_STATUS_BASE_L));
356 do_IRQ(fls64(mask_h) - 1);
358 do_IRQ(63 + fls64(mask_l));
362 asmlinkage void plat_irq_dispatch(void)
364 unsigned int cpu = smp_processor_id();
365 unsigned int pending;
367 #ifdef CONFIG_SIBYTE_BCM1480_PROF
368 /* Set compare to count to silence count/compare timer interrupts */
369 write_c0_compare(read_c0_count());
372 pending = read_c0_cause() & read_c0_status();
374 #ifdef CONFIG_SIBYTE_BCM1480_PROF
375 if (pending & CAUSEF_IP7) /* Cpu performance counter interrupt */
380 if (pending & CAUSEF_IP4)
381 do_IRQ(K_BCM1480_INT_TIMER_0 + cpu);
383 else if (pending & CAUSEF_IP3)
384 bcm1480_mailbox_interrupt();
387 else if (pending & CAUSEF_IP2)