2 * Linux-DVB Driver for DiBcom's DiB7000M and
3 * first generation DiB7000P-demodulator-family.
5 * Copyright (C) 2005-7 DiBcom (http://www.dibcom.fr/)
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation, version 2.
11 #include <linux/kernel.h>
12 #include <linux/i2c.h>
14 #include "dvb_frontend.h"
19 module_param(debug, int, 0644);
20 MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");
22 #define dprintk(args...) do { if (debug) { printk(KERN_DEBUG "DiB7000M: "); printk(args); printk("\n"); } } while (0)
24 struct dib7000m_state {
25 struct dvb_frontend demod;
26 struct dib7000m_config cfg;
29 struct i2c_adapter *i2c_adap;
31 struct dibx000_i2c_master i2c_master;
33 /* offset is 1 in case of the 7000MC */
39 fe_bandwidth_t current_bandwidth;
40 struct dibx000_agc_config *current_agc;
54 enum dib7000m_power_mode {
55 DIB7000M_POWER_ALL = 0,
58 DIB7000M_POWER_INTERF_ANALOG_AGC,
59 DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD,
60 DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD,
61 DIB7000M_POWER_INTERFACE_ONLY,
64 static u16 dib7000m_read_word(struct dib7000m_state *state, u16 reg)
66 u8 wb[2] = { (reg >> 8) | 0x80, reg & 0xff };
68 struct i2c_msg msg[2] = {
69 { .addr = state->i2c_addr >> 1, .flags = 0, .buf = wb, .len = 2 },
70 { .addr = state->i2c_addr >> 1, .flags = I2C_M_RD, .buf = rb, .len = 2 },
73 if (i2c_transfer(state->i2c_adap, msg, 2) != 2)
74 dprintk("i2c read error on %d",reg);
76 return (rb[0] << 8) | rb[1];
79 static int dib7000m_write_word(struct dib7000m_state *state, u16 reg, u16 val)
82 (reg >> 8) & 0xff, reg & 0xff,
83 (val >> 8) & 0xff, val & 0xff,
85 struct i2c_msg msg = {
86 .addr = state->i2c_addr >> 1, .flags = 0, .buf = b, .len = 4
88 return i2c_transfer(state->i2c_adap, &msg, 1) != 1 ? -EREMOTEIO : 0;
90 static void dib7000m_write_tab(struct dib7000m_state *state, u16 *buf)
98 if (state->reg_offs && (r >= 112 && r <= 331)) // compensate for 7000MC
102 dib7000m_write_word(state, r, *n++);
109 static int dib7000m_set_output_mode(struct dib7000m_state *state, int mode)
112 u16 outreg, fifo_threshold, smo_mode,
113 sram = 0x0005; /* by default SRAM output is disabled */
116 fifo_threshold = 1792;
117 smo_mode = (dib7000m_read_word(state, 294 + state->reg_offs) & 0x0010) | (1 << 1);
119 dprintk( "setting output mode for demod %p to %d", &state->demod, mode);
122 case OUTMODE_MPEG2_PAR_GATED_CLK: // STBs with parallel gated clock
123 outreg = (1 << 10); /* 0x0400 */
125 case OUTMODE_MPEG2_PAR_CONT_CLK: // STBs with parallel continues clock
126 outreg = (1 << 10) | (1 << 6); /* 0x0440 */
128 case OUTMODE_MPEG2_SERIAL: // STBs with serial input
129 outreg = (1 << 10) | (2 << 6) | (0 << 1); /* 0x0482 */
131 case OUTMODE_DIVERSITY:
132 if (state->cfg.hostbus_diversity)
133 outreg = (1 << 10) | (4 << 6); /* 0x0500 */
137 case OUTMODE_MPEG2_FIFO: // e.g. USB feeding
138 smo_mode |= (3 << 1);
139 fifo_threshold = 512;
140 outreg = (1 << 10) | (5 << 6);
142 case OUTMODE_HIGH_Z: // disable
146 dprintk( "Unhandled output_mode passed to be set for demod %p",&state->demod);
150 if (state->cfg.output_mpeg2_in_188_bytes)
151 smo_mode |= (1 << 5) ;
153 ret |= dib7000m_write_word(state, 294 + state->reg_offs, smo_mode);
154 ret |= dib7000m_write_word(state, 295 + state->reg_offs, fifo_threshold); /* synchronous fread */
155 ret |= dib7000m_write_word(state, 1795, outreg);
156 ret |= dib7000m_write_word(state, 1805, sram);
158 if (state->revision == 0x4003) {
159 u16 clk_cfg1 = dib7000m_read_word(state, 909) & 0xfffd;
160 if (mode == OUTMODE_DIVERSITY)
161 clk_cfg1 |= (1 << 1); // P_O_CLK_en
162 dib7000m_write_word(state, 909, clk_cfg1);
167 static void dib7000m_set_power_mode(struct dib7000m_state *state, enum dib7000m_power_mode mode)
169 /* by default everything is going to be powered off */
170 u16 reg_903 = 0xffff, reg_904 = 0xffff, reg_905 = 0xffff, reg_906 = 0x3fff;
173 /* now, depending on the requested mode, we power on */
175 /* power up everything in the demod */
176 case DIB7000M_POWER_ALL:
177 reg_903 = 0x0000; reg_904 = 0x0000; reg_905 = 0x0000; reg_906 = 0x0000;
180 /* just leave power on the control-interfaces: GPIO and (I2C or SDIO or SRAM) */
181 case DIB7000M_POWER_INTERFACE_ONLY: /* TODO power up either SDIO or I2C or SRAM */
182 reg_905 &= ~((1 << 7) | (1 << 6) | (1 << 5) | (1 << 2));
185 case DIB7000M_POWER_INTERF_ANALOG_AGC:
186 reg_903 &= ~((1 << 15) | (1 << 14) | (1 << 11) | (1 << 10));
187 reg_905 &= ~((1 << 7) | (1 << 6) | (1 << 5) | (1 << 4) | (1 << 2));
188 reg_906 &= ~((1 << 0));
191 case DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD:
192 reg_903 = 0x0000; reg_904 = 0x801f; reg_905 = 0x0000; reg_906 = 0x0000;
195 case DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD:
196 reg_903 = 0x0000; reg_904 = 0x8000; reg_905 = 0x010b; reg_906 = 0x0000;
198 case DIB7000M_POWER_NO:
202 /* always power down unused parts */
203 if (!state->cfg.mobile_mode)
204 reg_904 |= (1 << 7) | (1 << 6) | (1 << 4) | (1 << 2) | (1 << 1);
206 /* P_sdio_select_clk = 0 on MC and after*/
207 if (state->revision != 0x4000)
210 if (state->revision == 0x4003)
213 dib7000m_write_word(state, 903 + offset, reg_903);
214 dib7000m_write_word(state, 904 + offset, reg_904);
215 dib7000m_write_word(state, 905 + offset, reg_905);
216 dib7000m_write_word(state, 906 + offset, reg_906);
219 static int dib7000m_set_adc_state(struct dib7000m_state *state, enum dibx000_adc_states no)
222 u16 reg_913 = dib7000m_read_word(state, 913),
223 reg_914 = dib7000m_read_word(state, 914);
226 case DIBX000_SLOW_ADC_ON:
227 reg_914 |= (1 << 1) | (1 << 0);
228 ret |= dib7000m_write_word(state, 914, reg_914);
229 reg_914 &= ~(1 << 1);
232 case DIBX000_SLOW_ADC_OFF:
233 reg_914 |= (1 << 1) | (1 << 0);
237 if (state->revision == 0x4000) { // workaround for PA/MA
239 dib7000m_write_word(state, 913, 0);
240 dib7000m_write_word(state, 914, reg_914 & 0x3);
241 // power-down bandgag
242 dib7000m_write_word(state, 913, (1 << 15));
243 dib7000m_write_word(state, 914, reg_914 & 0x3);
250 case DIBX000_ADC_OFF: // leave the VBG voltage on
251 reg_913 |= (1 << 14) | (1 << 13) | (1 << 12);
252 reg_914 |= (1 << 5) | (1 << 4) | (1 << 3) | (1 << 2);
255 case DIBX000_VBG_ENABLE:
256 reg_913 &= ~(1 << 15);
259 case DIBX000_VBG_DISABLE:
260 reg_913 |= (1 << 15);
267 // dprintk( "913: %x, 914: %x", reg_913, reg_914);
268 ret |= dib7000m_write_word(state, 913, reg_913);
269 ret |= dib7000m_write_word(state, 914, reg_914);
274 static int dib7000m_set_bandwidth(struct dib7000m_state *state, u32 bw)
278 // store the current bandwidth for later use
279 state->current_bandwidth = bw;
281 if (state->timf == 0) {
282 dprintk( "using default timf");
283 timf = state->timf_default;
285 dprintk( "using updated timf");
289 timf = timf * (bw / 50) / 160;
291 dib7000m_write_word(state, 23, (u16) ((timf >> 16) & 0xffff));
292 dib7000m_write_word(state, 24, (u16) ((timf ) & 0xffff));
297 static int dib7000m_set_diversity_in(struct dvb_frontend *demod, int onoff)
299 struct dib7000m_state *state = demod->demodulator_priv;
301 if (state->div_force_off) {
302 dprintk( "diversity combination deactivated - forced by COFDM parameters");
305 state->div_state = (u8)onoff;
308 dib7000m_write_word(state, 263 + state->reg_offs, 6);
309 dib7000m_write_word(state, 264 + state->reg_offs, 6);
310 dib7000m_write_word(state, 266 + state->reg_offs, (state->div_sync_wait << 4) | (1 << 2) | (2 << 0));
312 dib7000m_write_word(state, 263 + state->reg_offs, 1);
313 dib7000m_write_word(state, 264 + state->reg_offs, 0);
314 dib7000m_write_word(state, 266 + state->reg_offs, 0);
320 static int dib7000m_sad_calib(struct dib7000m_state *state)
324 // dib7000m_write_word(state, 928, (3 << 14) | (1 << 12) | (524 << 0)); // sampling clock of the SAD is writting in set_bandwidth
325 dib7000m_write_word(state, 929, (0 << 1) | (0 << 0));
326 dib7000m_write_word(state, 930, 776); // 0.625*3.3 / 4096
328 /* do the calibration */
329 dib7000m_write_word(state, 929, (1 << 0));
330 dib7000m_write_word(state, 929, (0 << 0));
337 static void dib7000m_reset_pll_common(struct dib7000m_state *state, const struct dibx000_bandwidth_config *bw)
339 dib7000m_write_word(state, 18, (u16) (((bw->internal*1000) >> 16) & 0xffff));
340 dib7000m_write_word(state, 19, (u16) ( (bw->internal*1000) & 0xffff));
341 dib7000m_write_word(state, 21, (u16) ( (bw->ifreq >> 16) & 0xffff));
342 dib7000m_write_word(state, 22, (u16) ( bw->ifreq & 0xffff));
344 dib7000m_write_word(state, 928, bw->sad_cfg);
347 static void dib7000m_reset_pll(struct dib7000m_state *state)
349 const struct dibx000_bandwidth_config *bw = state->cfg.bw;
353 reg_907 = (bw->pll_bypass << 15) | (bw->modulo << 7) |
354 (bw->ADClkSrc << 6) | (bw->IO_CLK_en_core << 5) | (bw->bypclk_div << 2) |
355 (bw->enable_refdiv << 1) | (0 << 0);
356 reg_910 = (((bw->pll_ratio >> 6) & 0x3) << 3) | (bw->pll_range << 1) | bw->pll_reset;
358 // for this oscillator frequency should be 30 MHz for the Master (default values in the board_parameters give that value)
359 // this is only working only for 30 MHz crystals
360 if (!state->cfg.quartz_direct) {
361 reg_910 |= (1 << 5); // forcing the predivider to 1
363 // if the previous front-end is baseband, its output frequency is 15 MHz (prev freq divided by 2)
364 if(state->cfg.input_clk_is_div_2)
365 reg_907 |= (16 << 9);
366 else // otherwise the previous front-end puts out its input (default 30MHz) - no extra division necessary
369 reg_907 |= (bw->pll_ratio & 0x3f) << 9;
370 reg_910 |= (bw->pll_prediv << 5);
373 dib7000m_write_word(state, 910, reg_910); // pll cfg
374 dib7000m_write_word(state, 907, reg_907); // clk cfg0
375 dib7000m_write_word(state, 908, 0x0006); // clk_cfg1
377 dib7000m_reset_pll_common(state, bw);
380 static void dib7000mc_reset_pll(struct dib7000m_state *state)
382 const struct dibx000_bandwidth_config *bw = state->cfg.bw;
386 dib7000m_write_word(state, 907, (bw->pll_prediv << 8) | (bw->pll_ratio << 0));
389 //dib7000m_write_word(state, 908, (1 << 14) | (3 << 12) |(0 << 11) |
390 clk_cfg1 = (0 << 14) | (3 << 12) |(0 << 11) |
391 (bw->IO_CLK_en_core << 10) | (bw->bypclk_div << 5) | (bw->enable_refdiv << 4) |
392 (1 << 3) | (bw->pll_range << 1) | (bw->pll_reset << 0);
393 dib7000m_write_word(state, 908, clk_cfg1);
394 clk_cfg1 = (clk_cfg1 & 0xfff7) | (bw->pll_bypass << 3);
395 dib7000m_write_word(state, 908, clk_cfg1);
398 dib7000m_write_word(state, 910, (1 << 12) | (2 << 10) | (bw->modulo << 8) | (bw->ADClkSrc << 7));
400 dib7000m_reset_pll_common(state, bw);
403 static int dib7000m_reset_gpio(struct dib7000m_state *st)
405 /* reset the GPIOs */
406 dib7000m_write_word(st, 773, st->cfg.gpio_dir);
407 dib7000m_write_word(st, 774, st->cfg.gpio_val);
409 /* TODO 782 is P_gpio_od */
411 dib7000m_write_word(st, 775, st->cfg.gpio_pwm_pos);
413 dib7000m_write_word(st, 780, st->cfg.pwm_freq_div);
417 static u16 dib7000m_defaults_common[] =
420 // auto search configuration
441 0x6680, // P_corm_thres Lock algorithms configuration
444 0x0410, // P_palf_alpha_regul, P_palf_filter_freeze, P_palf_filter_on
457 8192, // P_fft_nb_to_cut
460 0x0ccd, // P_pha3_thres
461 0, // P_cti_use_cpe, P_cti_use_prog
464 0x200f, // P_cspu_regul, P_cspu_win_cut
467 0x023d, // P_adp_regul_cnt
468 0x00a4, // P_adp_noise_cnt
469 0x00a4, // P_adp_regul_ext
470 0x7ff0, // P_adp_noise_ext
474 0, // P_2d_byp_ti_num
477 0x800, // P_equal_thres_wgn
486 0x0062, // P_smo_mode, P_smo_rs_discard, P_smo_fifo_flush, P_smo_pid_parse, P_smo_error_discard
491 static u16 dib7000m_defaults[] =
494 /* set ADC level to -16 */
496 (1 << 13) - 825 - 117,
497 (1 << 13) - 837 - 117,
498 (1 << 13) - 811 - 117,
499 (1 << 13) - 766 - 117,
500 (1 << 13) - 737 - 117,
501 (1 << 13) - 693 - 117,
502 (1 << 13) - 648 - 117,
503 (1 << 13) - 619 - 117,
504 (1 << 13) - 575 - 117,
505 (1 << 13) - 531 - 117,
506 (1 << 13) - 501 - 117,
508 // Tuner IO bank: max drive (14mA)
518 static int dib7000m_demod_reset(struct dib7000m_state *state)
520 dib7000m_set_power_mode(state, DIB7000M_POWER_ALL);
522 /* always leave the VBG voltage on - it consumes almost nothing but takes a long time to start */
523 dib7000m_set_adc_state(state, DIBX000_VBG_ENABLE);
525 /* restart all parts */
526 dib7000m_write_word(state, 898, 0xffff);
527 dib7000m_write_word(state, 899, 0xffff);
528 dib7000m_write_word(state, 900, 0xff0f);
529 dib7000m_write_word(state, 901, 0xfffc);
531 dib7000m_write_word(state, 898, 0);
532 dib7000m_write_word(state, 899, 0);
533 dib7000m_write_word(state, 900, 0);
534 dib7000m_write_word(state, 901, 0);
536 if (state->revision == 0x4000)
537 dib7000m_reset_pll(state);
539 dib7000mc_reset_pll(state);
541 if (dib7000m_reset_gpio(state) != 0)
542 dprintk( "GPIO reset was not successful.");
544 if (dib7000m_set_output_mode(state, OUTMODE_HIGH_Z) != 0)
545 dprintk( "OUTPUT_MODE could not be reset.");
547 /* unforce divstr regardless whether i2c enumeration was done or not */
548 dib7000m_write_word(state, 1794, dib7000m_read_word(state, 1794) & ~(1 << 1) );
550 dib7000m_set_bandwidth(state, 8000);
552 dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_ON);
553 dib7000m_sad_calib(state);
554 dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_OFF);
556 if (state->cfg.dvbt_mode)
557 dib7000m_write_word(state, 1796, 0x0); // select DVB-T output
559 if (state->cfg.mobile_mode)
560 dib7000m_write_word(state, 261 + state->reg_offs, 2);
562 dib7000m_write_word(state, 224 + state->reg_offs, 1);
564 // P_iqc_alpha_pha, P_iqc_alpha_amp, P_iqc_dcc_alpha, ...
565 if(state->cfg.tuner_is_baseband)
566 dib7000m_write_word(state, 36, 0x0755);
568 dib7000m_write_word(state, 36, 0x1f55);
570 // P_divclksel=3 P_divbitsel=1
571 if (state->revision == 0x4000)
572 dib7000m_write_word(state, 909, (3 << 10) | (1 << 6));
574 dib7000m_write_word(state, 909, (3 << 4) | 1);
576 dib7000m_write_tab(state, dib7000m_defaults_common);
577 dib7000m_write_tab(state, dib7000m_defaults);
579 dib7000m_set_power_mode(state, DIB7000M_POWER_INTERFACE_ONLY);
581 state->internal_clk = state->cfg.bw->internal;
586 static void dib7000m_restart_agc(struct dib7000m_state *state)
588 // P_restart_iqc & P_restart_agc
589 dib7000m_write_word(state, 898, 0x0c00);
590 dib7000m_write_word(state, 898, 0x0000);
593 static int dib7000m_agc_soft_split(struct dib7000m_state *state)
595 u16 agc,split_offset;
597 if(!state->current_agc || !state->current_agc->perform_agc_softsplit || state->current_agc->split.max == 0)
601 agc = dib7000m_read_word(state, 390);
603 if (agc > state->current_agc->split.min_thres)
604 split_offset = state->current_agc->split.min;
605 else if (agc < state->current_agc->split.max_thres)
606 split_offset = state->current_agc->split.max;
608 split_offset = state->current_agc->split.max *
609 (agc - state->current_agc->split.min_thres) /
610 (state->current_agc->split.max_thres - state->current_agc->split.min_thres);
612 dprintk( "AGC split_offset: %d",split_offset);
614 // P_agc_force_split and P_agc_split_offset
615 return dib7000m_write_word(state, 103, (dib7000m_read_word(state, 103) & 0xff00) | split_offset);
618 static int dib7000m_update_lna(struct dib7000m_state *state)
622 if (state->cfg.update_lna) {
623 // read dyn_gain here (because it is demod-dependent and not fe)
624 dyn_gain = dib7000m_read_word(state, 390);
626 if (state->cfg.update_lna(&state->demod,dyn_gain)) { // LNA has changed
627 dib7000m_restart_agc(state);
634 static int dib7000m_set_agc_config(struct dib7000m_state *state, u8 band)
636 struct dibx000_agc_config *agc = NULL;
638 if (state->current_band == band && state->current_agc != NULL)
640 state->current_band = band;
642 for (i = 0; i < state->cfg.agc_config_count; i++)
643 if (state->cfg.agc[i].band_caps & band) {
644 agc = &state->cfg.agc[i];
649 dprintk( "no valid AGC configuration found for band 0x%02x",band);
653 state->current_agc = agc;
656 dib7000m_write_word(state, 72 , agc->setup);
657 dib7000m_write_word(state, 73 , agc->inv_gain);
658 dib7000m_write_word(state, 74 , agc->time_stabiliz);
659 dib7000m_write_word(state, 97 , (agc->alpha_level << 12) | agc->thlock);
661 // Demod AGC loop configuration
662 dib7000m_write_word(state, 98, (agc->alpha_mant << 5) | agc->alpha_exp);
663 dib7000m_write_word(state, 99, (agc->beta_mant << 6) | agc->beta_exp);
665 dprintk( "WBD: ref: %d, sel: %d, active: %d, alpha: %d",
666 state->wbd_ref != 0 ? state->wbd_ref : agc->wbd_ref, agc->wbd_sel, !agc->perform_agc_softsplit, agc->wbd_sel);
669 if (state->wbd_ref != 0)
670 dib7000m_write_word(state, 102, state->wbd_ref);
672 dib7000m_write_word(state, 102, agc->wbd_ref);
674 dib7000m_write_word(state, 103, (agc->wbd_alpha << 9) | (agc->perform_agc_softsplit << 8) );
675 dib7000m_write_word(state, 104, agc->agc1_max);
676 dib7000m_write_word(state, 105, agc->agc1_min);
677 dib7000m_write_word(state, 106, agc->agc2_max);
678 dib7000m_write_word(state, 107, agc->agc2_min);
679 dib7000m_write_word(state, 108, (agc->agc1_pt1 << 8) | agc->agc1_pt2 );
680 dib7000m_write_word(state, 109, (agc->agc1_slope1 << 8) | agc->agc1_slope2);
681 dib7000m_write_word(state, 110, (agc->agc2_pt1 << 8) | agc->agc2_pt2);
682 dib7000m_write_word(state, 111, (agc->agc2_slope1 << 8) | agc->agc2_slope2);
684 if (state->revision > 0x4000) { // settings for the MC
685 dib7000m_write_word(state, 71, agc->agc1_pt3);
686 // dprintk( "929: %x %d %d",
687 // (dib7000m_read_word(state, 929) & 0xffe3) | (agc->wbd_inv << 4) | (agc->wbd_sel << 2), agc->wbd_inv, agc->wbd_sel);
688 dib7000m_write_word(state, 929, (dib7000m_read_word(state, 929) & 0xffe3) | (agc->wbd_inv << 4) | (agc->wbd_sel << 2));
690 // wrong default values
691 u16 b[9] = { 676, 696, 717, 737, 758, 778, 799, 819, 840 };
692 for (i = 0; i < 9; i++)
693 dib7000m_write_word(state, 88 + i, b[i]);
698 static void dib7000m_update_timf(struct dib7000m_state *state)
700 u32 timf = (dib7000m_read_word(state, 436) << 16) | dib7000m_read_word(state, 437);
701 state->timf = timf * 160 / (state->current_bandwidth / 50);
702 dib7000m_write_word(state, 23, (u16) (timf >> 16));
703 dib7000m_write_word(state, 24, (u16) (timf & 0xffff));
704 dprintk( "updated timf_frequency: %d (default: %d)",state->timf, state->timf_default);
707 static int dib7000m_agc_startup(struct dvb_frontend *demod, struct dvb_frontend_parameters *ch)
709 struct dib7000m_state *state = demod->demodulator_priv;
710 u16 cfg_72 = dib7000m_read_word(state, 72);
712 u8 *agc_state = &state->agc_state;
715 switch (state->agc_state) {
717 // set power-up level: interf+analog+AGC
718 dib7000m_set_power_mode(state, DIB7000M_POWER_INTERF_ANALOG_AGC);
719 dib7000m_set_adc_state(state, DIBX000_ADC_ON);
721 if (dib7000m_set_agc_config(state, BAND_OF_FREQUENCY(ch->frequency/1000)) != 0)
724 ret = 7; /* ADC power up */
729 /* AGC initialization */
730 if (state->cfg.agc_control)
731 state->cfg.agc_control(&state->demod, 1);
733 dib7000m_write_word(state, 75, 32768);
734 if (!state->current_agc->perform_agc_softsplit) {
735 /* we are using the wbd - so slow AGC startup */
736 dib7000m_write_word(state, 103, 1 << 8); /* force 0 split on WBD and restart AGC */
740 /* default AGC startup */
742 /* wait AGC rough lock time */
746 dib7000m_restart_agc(state);
749 case 2: /* fast split search path after 5sec */
750 dib7000m_write_word(state, 72, cfg_72 | (1 << 4)); /* freeze AGC loop */
751 dib7000m_write_word(state, 103, 2 << 9); /* fast split search 0.25kHz */
756 case 3: /* split search ended */
757 agc_split = (u8)dib7000m_read_word(state, 392); /* store the split value for the next time */
758 dib7000m_write_word(state, 75, dib7000m_read_word(state, 390)); /* set AGC gain start value */
760 dib7000m_write_word(state, 72, cfg_72 & ~(1 << 4)); /* std AGC loop */
761 dib7000m_write_word(state, 103, (state->current_agc->wbd_alpha << 9) | agc_split); /* standard split search */
763 dib7000m_restart_agc(state);
765 dprintk( "SPLIT %p: %hd", demod, agc_split);
771 case 4: /* LNA startup */
772 /* wait AGC accurate lock time */
775 if (dib7000m_update_lna(state))
776 // wait only AGC rough lock time
783 dib7000m_agc_soft_split(state);
785 if (state->cfg.agc_control)
786 state->cfg.agc_control(&state->demod, 0);
797 static void dib7000m_set_channel(struct dib7000m_state *state, struct dvb_frontend_parameters *ch, u8 seq)
801 dib7000m_set_bandwidth(state, BANDWIDTH_TO_KHZ(ch->u.ofdm.bandwidth));
803 /* nfft, guard, qam, alpha */
805 switch (ch->u.ofdm.transmission_mode) {
806 case TRANSMISSION_MODE_2K: value |= (0 << 7); break;
807 case /* 4K MODE */ 255: value |= (2 << 7); break;
809 case TRANSMISSION_MODE_8K: value |= (1 << 7); break;
811 switch (ch->u.ofdm.guard_interval) {
812 case GUARD_INTERVAL_1_32: value |= (0 << 5); break;
813 case GUARD_INTERVAL_1_16: value |= (1 << 5); break;
814 case GUARD_INTERVAL_1_4: value |= (3 << 5); break;
816 case GUARD_INTERVAL_1_8: value |= (2 << 5); break;
818 switch (ch->u.ofdm.constellation) {
819 case QPSK: value |= (0 << 3); break;
820 case QAM_16: value |= (1 << 3); break;
822 case QAM_64: value |= (2 << 3); break;
824 switch (HIERARCHY_1) {
825 case HIERARCHY_2: value |= 2; break;
826 case HIERARCHY_4: value |= 4; break;
828 case HIERARCHY_1: value |= 1; break;
830 dib7000m_write_word(state, 0, value);
831 dib7000m_write_word(state, 5, (seq << 4));
833 /* P_dintl_native, P_dintlv_inv, P_hrch, P_code_rate, P_select_hp */
837 if (ch->u.ofdm.hierarchy_information == 1)
841 switch ((ch->u.ofdm.hierarchy_information == 0 || 1 == 1) ? ch->u.ofdm.code_rate_HP : ch->u.ofdm.code_rate_LP) {
842 case FEC_2_3: value |= (2 << 1); break;
843 case FEC_3_4: value |= (3 << 1); break;
844 case FEC_5_6: value |= (5 << 1); break;
845 case FEC_7_8: value |= (7 << 1); break;
847 case FEC_1_2: value |= (1 << 1); break;
849 dib7000m_write_word(state, 267 + state->reg_offs, value);
851 /* offset loop parameters */
853 /* P_timf_alpha = 6, P_corm_alpha=6, P_corm_thres=0x80 */
854 dib7000m_write_word(state, 26, (6 << 12) | (6 << 8) | 0x80);
856 /* P_ctrl_inh_cor=0, P_ctrl_alpha_cor=4, P_ctrl_inh_isi=1, P_ctrl_alpha_isi=3, P_ctrl_inh_cor4=1, P_ctrl_alpha_cor4=3 */
857 dib7000m_write_word(state, 29, (0 << 14) | (4 << 10) | (1 << 9) | (3 << 5) | (1 << 4) | (0x3));
859 /* P_ctrl_freeze_pha_shift=0, P_ctrl_pha_off_max=3 */
860 dib7000m_write_word(state, 32, (0 << 4) | 0x3);
862 /* P_ctrl_sfreq_inh=0, P_ctrl_sfreq_step=5 */
863 dib7000m_write_word(state, 33, (0 << 4) | 0x5);
865 /* P_dvsy_sync_wait */
866 switch (ch->u.ofdm.transmission_mode) {
867 case TRANSMISSION_MODE_8K: value = 256; break;
868 case /* 4K MODE */ 255: value = 128; break;
869 case TRANSMISSION_MODE_2K:
870 default: value = 64; break;
872 switch (ch->u.ofdm.guard_interval) {
873 case GUARD_INTERVAL_1_16: value *= 2; break;
874 case GUARD_INTERVAL_1_8: value *= 4; break;
875 case GUARD_INTERVAL_1_4: value *= 8; break;
877 case GUARD_INTERVAL_1_32: value *= 1; break;
879 state->div_sync_wait = (value * 3) / 2 + 32; // add 50% SFN margin + compensate for one DVSY-fifo TODO
881 /* deactive the possibility of diversity reception if extended interleave - not for 7000MC */
882 /* P_dvsy_sync_mode = 0, P_dvsy_sync_enable=1, P_dvcb_comb_mode=2 */
883 if (1 == 1 || state->revision > 0x4000)
884 state->div_force_off = 0;
886 state->div_force_off = 1;
887 dib7000m_set_diversity_in(&state->demod, state->div_state);
889 /* channel estimation fine configuration */
890 switch (ch->u.ofdm.constellation) {
892 est[0] = 0x0148; /* P_adp_regul_cnt 0.04 */
893 est[1] = 0xfff0; /* P_adp_noise_cnt -0.002 */
894 est[2] = 0x00a4; /* P_adp_regul_ext 0.02 */
895 est[3] = 0xfff8; /* P_adp_noise_ext -0.001 */
898 est[0] = 0x023d; /* P_adp_regul_cnt 0.07 */
899 est[1] = 0xffdf; /* P_adp_noise_cnt -0.004 */
900 est[2] = 0x00a4; /* P_adp_regul_ext 0.02 */
901 est[3] = 0xfff0; /* P_adp_noise_ext -0.002 */
904 est[0] = 0x099a; /* P_adp_regul_cnt 0.3 */
905 est[1] = 0xffae; /* P_adp_noise_cnt -0.01 */
906 est[2] = 0x0333; /* P_adp_regul_ext 0.1 */
907 est[3] = 0xfff8; /* P_adp_noise_ext -0.002 */
910 for (value = 0; value < 4; value++)
911 dib7000m_write_word(state, 214 + value + state->reg_offs, est[value]);
913 // set power-up level: autosearch
914 dib7000m_set_power_mode(state, DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD);
917 static int dib7000m_autosearch_start(struct dvb_frontend *demod, struct dvb_frontend_parameters *ch)
919 struct dib7000m_state *state = demod->demodulator_priv;
920 struct dvb_frontend_parameters schan;
926 schan.u.ofdm.constellation = QAM_64;
927 schan.u.ofdm.guard_interval = GUARD_INTERVAL_1_32;
928 schan.u.ofdm.transmission_mode = TRANSMISSION_MODE_8K;
929 schan.u.ofdm.code_rate_HP = FEC_2_3;
930 schan.u.ofdm.code_rate_LP = FEC_3_4;
931 schan.u.ofdm.hierarchy_information = 0;
933 dib7000m_set_channel(state, &schan, 7);
935 factor = BANDWIDTH_TO_KHZ(ch->u.ofdm.bandwidth);
941 // always use the setting for 8MHz here lock_time for 7,6 MHz are longer
942 value = 30 * state->internal_clk * factor;
943 ret |= dib7000m_write_word(state, 6, (u16) ((value >> 16) & 0xffff)); // lock0 wait time
944 ret |= dib7000m_write_word(state, 7, (u16) (value & 0xffff)); // lock0 wait time
945 value = 100 * state->internal_clk * factor;
946 ret |= dib7000m_write_word(state, 8, (u16) ((value >> 16) & 0xffff)); // lock1 wait time
947 ret |= dib7000m_write_word(state, 9, (u16) (value & 0xffff)); // lock1 wait time
948 value = 500 * state->internal_clk * factor;
949 ret |= dib7000m_write_word(state, 10, (u16) ((value >> 16) & 0xffff)); // lock2 wait time
950 ret |= dib7000m_write_word(state, 11, (u16) (value & 0xffff)); // lock2 wait time
953 value = dib7000m_read_word(state, 0);
954 ret |= dib7000m_write_word(state, 0, (u16) (value | (1 << 9)));
956 /* clear n_irq_pending */
957 if (state->revision == 0x4000)
958 dib7000m_write_word(state, 1793, 0);
960 dib7000m_read_word(state, 537);
962 ret |= dib7000m_write_word(state, 0, (u16) value);
967 static int dib7000m_autosearch_irq(struct dib7000m_state *state, u16 reg)
969 u16 irq_pending = dib7000m_read_word(state, reg);
971 if (irq_pending & 0x1) { // failed
972 dprintk( "autosearch failed");
976 if (irq_pending & 0x2) { // succeeded
977 dprintk( "autosearch succeeded");
980 return 0; // still pending
983 static int dib7000m_autosearch_is_irq(struct dvb_frontend *demod)
985 struct dib7000m_state *state = demod->demodulator_priv;
986 if (state->revision == 0x4000)
987 return dib7000m_autosearch_irq(state, 1793);
989 return dib7000m_autosearch_irq(state, 537);
992 static int dib7000m_tune(struct dvb_frontend *demod, struct dvb_frontend_parameters *ch)
994 struct dib7000m_state *state = demod->demodulator_priv;
998 // we are already tuned - just resuming from suspend
1000 dib7000m_set_channel(state, ch, 0);
1005 ret |= dib7000m_write_word(state, 898, 0x4000);
1006 ret |= dib7000m_write_word(state, 898, 0x0000);
1009 dib7000m_set_power_mode(state, DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD);
1010 /* P_ctrl_inh_cor=0, P_ctrl_alpha_cor=4, P_ctrl_inh_isi=0, P_ctrl_alpha_isi=3, P_ctrl_inh_cor4=1, P_ctrl_alpha_cor4=3 */
1011 ret |= dib7000m_write_word(state, 29, (0 << 14) | (4 << 10) | (0 << 9) | (3 << 5) | (1 << 4) | (0x3));
1013 // never achieved a lock before - wait for timfreq to update
1014 if (state->timf == 0)
1018 /* P_timf_alpha, P_corm_alpha=6, P_corm_thres=0x80 */
1019 value = (6 << 8) | 0x80;
1020 switch (ch->u.ofdm.transmission_mode) {
1021 case TRANSMISSION_MODE_2K: value |= (7 << 12); break;
1022 case /* 4K MODE */ 255: value |= (8 << 12); break;
1024 case TRANSMISSION_MODE_8K: value |= (9 << 12); break;
1026 ret |= dib7000m_write_word(state, 26, value);
1028 /* P_ctrl_freeze_pha_shift=0, P_ctrl_pha_off_max */
1030 switch (ch->u.ofdm.transmission_mode) {
1031 case TRANSMISSION_MODE_2K: value |= 0x6; break;
1032 case /* 4K MODE */ 255: value |= 0x7; break;
1034 case TRANSMISSION_MODE_8K: value |= 0x8; break;
1036 ret |= dib7000m_write_word(state, 32, value);
1038 /* P_ctrl_sfreq_inh=0, P_ctrl_sfreq_step */
1040 switch (ch->u.ofdm.transmission_mode) {
1041 case TRANSMISSION_MODE_2K: value |= 0x6; break;
1042 case /* 4K MODE */ 255: value |= 0x7; break;
1044 case TRANSMISSION_MODE_8K: value |= 0x8; break;
1046 ret |= dib7000m_write_word(state, 33, value);
1048 // we achieved a lock - it's time to update the timf freq
1049 if ((dib7000m_read_word(state, 535) >> 6) & 0x1)
1050 dib7000m_update_timf(state);
1052 dib7000m_set_bandwidth(state, BANDWIDTH_TO_KHZ(ch->u.ofdm.bandwidth));
1056 static int dib7000m_wakeup(struct dvb_frontend *demod)
1058 struct dib7000m_state *state = demod->demodulator_priv;
1060 dib7000m_set_power_mode(state, DIB7000M_POWER_ALL);
1062 if (dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_ON) != 0)
1063 dprintk( "could not start Slow ADC");
1068 static int dib7000m_sleep(struct dvb_frontend *demod)
1070 struct dib7000m_state *st = demod->demodulator_priv;
1071 dib7000m_set_output_mode(st, OUTMODE_HIGH_Z);
1072 dib7000m_set_power_mode(st, DIB7000M_POWER_INTERFACE_ONLY);
1073 return dib7000m_set_adc_state(st, DIBX000_SLOW_ADC_OFF) |
1074 dib7000m_set_adc_state(st, DIBX000_ADC_OFF);
1077 static int dib7000m_identify(struct dib7000m_state *state)
1081 if ((value = dib7000m_read_word(state, 896)) != 0x01b3) {
1082 dprintk( "wrong Vendor ID (0x%x)",value);
1086 state->revision = dib7000m_read_word(state, 897);
1087 if (state->revision != 0x4000 &&
1088 state->revision != 0x4001 &&
1089 state->revision != 0x4002 &&
1090 state->revision != 0x4003) {
1091 dprintk( "wrong Device ID (0x%x)",value);
1095 /* protect this driver to be used with 7000PC */
1096 if (state->revision == 0x4000 && dib7000m_read_word(state, 769) == 0x4000) {
1097 dprintk( "this driver does not work with DiB7000PC");
1101 switch (state->revision) {
1102 case 0x4000: dprintk( "found DiB7000MA/PA/MB/PB"); break;
1103 case 0x4001: state->reg_offs = 1; dprintk( "found DiB7000HC"); break;
1104 case 0x4002: state->reg_offs = 1; dprintk( "found DiB7000MC"); break;
1105 case 0x4003: state->reg_offs = 1; dprintk( "found DiB9000"); break;
1112 static int dib7000m_get_frontend(struct dvb_frontend* fe,
1113 struct dvb_frontend_parameters *fep)
1115 struct dib7000m_state *state = fe->demodulator_priv;
1116 u16 tps = dib7000m_read_word(state,480);
1118 fep->inversion = INVERSION_AUTO;
1120 fep->u.ofdm.bandwidth = state->current_bandwidth;
1122 switch ((tps >> 8) & 0x3) {
1123 case 0: fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_2K; break;
1124 case 1: fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_8K; break;
1125 /* case 2: fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_4K; break; */
1128 switch (tps & 0x3) {
1129 case 0: fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_32; break;
1130 case 1: fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_16; break;
1131 case 2: fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_8; break;
1132 case 3: fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_4; break;
1135 switch ((tps >> 14) & 0x3) {
1136 case 0: fep->u.ofdm.constellation = QPSK; break;
1137 case 1: fep->u.ofdm.constellation = QAM_16; break;
1139 default: fep->u.ofdm.constellation = QAM_64; break;
1142 /* as long as the frontend_param structure is fixed for hierarchical transmission I refuse to use it */
1143 /* (tps >> 13) & 0x1 == hrch is used, (tps >> 10) & 0x7 == alpha */
1145 fep->u.ofdm.hierarchy_information = HIERARCHY_NONE;
1146 switch ((tps >> 5) & 0x7) {
1147 case 1: fep->u.ofdm.code_rate_HP = FEC_1_2; break;
1148 case 2: fep->u.ofdm.code_rate_HP = FEC_2_3; break;
1149 case 3: fep->u.ofdm.code_rate_HP = FEC_3_4; break;
1150 case 5: fep->u.ofdm.code_rate_HP = FEC_5_6; break;
1152 default: fep->u.ofdm.code_rate_HP = FEC_7_8; break;
1156 switch ((tps >> 2) & 0x7) {
1157 case 1: fep->u.ofdm.code_rate_LP = FEC_1_2; break;
1158 case 2: fep->u.ofdm.code_rate_LP = FEC_2_3; break;
1159 case 3: fep->u.ofdm.code_rate_LP = FEC_3_4; break;
1160 case 5: fep->u.ofdm.code_rate_LP = FEC_5_6; break;
1162 default: fep->u.ofdm.code_rate_LP = FEC_7_8; break;
1165 /* native interleaver: (dib7000m_read_word(state, 481) >> 5) & 0x1 */
1170 static int dib7000m_set_frontend(struct dvb_frontend* fe,
1171 struct dvb_frontend_parameters *fep)
1173 struct dib7000m_state *state = fe->demodulator_priv;
1176 state->current_bandwidth = fep->u.ofdm.bandwidth;
1177 dib7000m_set_bandwidth(state, BANDWIDTH_TO_KHZ(fep->u.ofdm.bandwidth));
1179 if (fe->ops.tuner_ops.set_params)
1180 fe->ops.tuner_ops.set_params(fe, fep);
1182 /* start up the AGC */
1183 state->agc_state = 0;
1185 time = dib7000m_agc_startup(fe, fep);
1188 } while (time != -1);
1190 if (fep->u.ofdm.transmission_mode == TRANSMISSION_MODE_AUTO ||
1191 fep->u.ofdm.guard_interval == GUARD_INTERVAL_AUTO ||
1192 fep->u.ofdm.constellation == QAM_AUTO ||
1193 fep->u.ofdm.code_rate_HP == FEC_AUTO) {
1196 dib7000m_autosearch_start(fe, fep);
1199 found = dib7000m_autosearch_is_irq(fe);
1200 } while (found == 0 && i--);
1202 dprintk("autosearch returns: %d",found);
1203 if (found == 0 || found == 1)
1204 return 0; // no channel found
1206 dib7000m_get_frontend(fe, fep);
1209 /* make this a config parameter */
1210 dib7000m_set_output_mode(state, OUTMODE_MPEG2_FIFO);
1212 return dib7000m_tune(fe, fep);
1215 static int dib7000m_read_status(struct dvb_frontend *fe, fe_status_t *stat)
1217 struct dib7000m_state *state = fe->demodulator_priv;
1218 u16 lock = dib7000m_read_word(state, 535);
1223 *stat |= FE_HAS_SIGNAL;
1225 *stat |= FE_HAS_CARRIER;
1227 *stat |= FE_HAS_VITERBI;
1229 *stat |= FE_HAS_SYNC;
1231 *stat |= FE_HAS_LOCK;
1236 static int dib7000m_read_ber(struct dvb_frontend *fe, u32 *ber)
1238 struct dib7000m_state *state = fe->demodulator_priv;
1239 *ber = (dib7000m_read_word(state, 526) << 16) | dib7000m_read_word(state, 527);
1243 static int dib7000m_read_unc_blocks(struct dvb_frontend *fe, u32 *unc)
1245 struct dib7000m_state *state = fe->demodulator_priv;
1246 *unc = dib7000m_read_word(state, 534);
1250 static int dib7000m_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
1252 struct dib7000m_state *state = fe->demodulator_priv;
1253 u16 val = dib7000m_read_word(state, 390);
1254 *strength = 65535 - val;
1258 static int dib7000m_read_snr(struct dvb_frontend* fe, u16 *snr)
1264 static int dib7000m_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
1266 tune->min_delay_ms = 1000;
1270 static void dib7000m_release(struct dvb_frontend *demod)
1272 struct dib7000m_state *st = demod->demodulator_priv;
1273 dibx000_exit_i2c_master(&st->i2c_master);
1277 struct i2c_adapter * dib7000m_get_i2c_master(struct dvb_frontend *demod, enum dibx000_i2c_interface intf, int gating)
1279 struct dib7000m_state *st = demod->demodulator_priv;
1280 return dibx000_get_i2c_adapter(&st->i2c_master, intf, gating);
1282 EXPORT_SYMBOL(dib7000m_get_i2c_master);
1284 int dib7000m_i2c_enumeration(struct i2c_adapter *i2c, int no_of_demods, u8 default_addr, struct dib7000m_config cfg[])
1286 struct dib7000m_state st = { .i2c_adap = i2c };
1290 for (k = no_of_demods-1; k >= 0; k--) {
1293 /* designated i2c address */
1294 new_addr = (0x40 + k) << 1;
1295 st.i2c_addr = new_addr;
1296 if (dib7000m_identify(&st) != 0) {
1297 st.i2c_addr = default_addr;
1298 if (dib7000m_identify(&st) != 0) {
1299 dprintk("DiB7000M #%d: not identified", k);
1304 /* start diversity to pull_down div_str - just for i2c-enumeration */
1305 dib7000m_set_output_mode(&st, OUTMODE_DIVERSITY);
1307 dib7000m_write_word(&st, 1796, 0x0); // select DVB-T output
1309 /* set new i2c address and force divstart */
1310 dib7000m_write_word(&st, 1794, (new_addr << 2) | 0x2);
1312 dprintk("IC %d initialized (to i2c_address 0x%x)", k, new_addr);
1315 for (k = 0; k < no_of_demods; k++) {
1317 st.i2c_addr = (0x40 + k) << 1;
1320 dib7000m_write_word(&st,1794, st.i2c_addr << 2);
1322 /* deactivate div - it was just for i2c-enumeration */
1323 dib7000m_set_output_mode(&st, OUTMODE_HIGH_Z);
1328 EXPORT_SYMBOL(dib7000m_i2c_enumeration);
1330 static struct dvb_frontend_ops dib7000m_ops;
1331 struct dvb_frontend * dib7000m_attach(struct i2c_adapter *i2c_adap, u8 i2c_addr, struct dib7000m_config *cfg)
1333 struct dvb_frontend *demod;
1334 struct dib7000m_state *st;
1335 st = kzalloc(sizeof(struct dib7000m_state), GFP_KERNEL);
1339 memcpy(&st->cfg, cfg, sizeof(struct dib7000m_config));
1340 st->i2c_adap = i2c_adap;
1341 st->i2c_addr = i2c_addr;
1344 demod->demodulator_priv = st;
1345 memcpy(&st->demod.ops, &dib7000m_ops, sizeof(struct dvb_frontend_ops));
1347 st->timf_default = cfg->bw->timf;
1349 if (dib7000m_identify(st) != 0)
1352 if (st->revision == 0x4000)
1353 dibx000_init_i2c_master(&st->i2c_master, DIB7000, st->i2c_adap, st->i2c_addr);
1355 dibx000_init_i2c_master(&st->i2c_master, DIB7000MC, st->i2c_adap, st->i2c_addr);
1357 dib7000m_demod_reset(st);
1365 EXPORT_SYMBOL(dib7000m_attach);
1367 static struct dvb_frontend_ops dib7000m_ops = {
1369 .name = "DiBcom 7000MA/MB/PA/PB/MC",
1371 .frequency_min = 44250000,
1372 .frequency_max = 867250000,
1373 .frequency_stepsize = 62500,
1374 .caps = FE_CAN_INVERSION_AUTO |
1375 FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
1376 FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
1377 FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
1378 FE_CAN_TRANSMISSION_MODE_AUTO |
1379 FE_CAN_GUARD_INTERVAL_AUTO |
1381 FE_CAN_HIERARCHY_AUTO,
1384 .release = dib7000m_release,
1386 .init = dib7000m_wakeup,
1387 .sleep = dib7000m_sleep,
1389 .set_frontend = dib7000m_set_frontend,
1390 .get_tune_settings = dib7000m_fe_get_tune_settings,
1391 .get_frontend = dib7000m_get_frontend,
1393 .read_status = dib7000m_read_status,
1394 .read_ber = dib7000m_read_ber,
1395 .read_signal_strength = dib7000m_read_signal_strength,
1396 .read_snr = dib7000m_read_snr,
1397 .read_ucblocks = dib7000m_read_unc_blocks,
1400 MODULE_AUTHOR("Patrick Boettcher <pboettcher@dibcom.fr>");
1401 MODULE_DESCRIPTION("Driver for the DiBcom 7000MA/MB/PA/PB/MC COFDM demodulator");
1402 MODULE_LICENSE("GPL");