1 /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
3 * Copyright 1996-1999 Thomas Bogendoerfer
5 * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
7 * Copyright 1993 United States Government as represented by the
8 * Director, National Security Agency.
10 * This software may be used and distributed according to the terms
11 * of the GNU General Public License, incorporated herein by reference.
13 * This driver is for PCnet32 and PCnetPCI based ethercards
15 /**************************************************************************
17 * Fixed a few bugs, related to running the controller in 32bit mode.
19 * Carsten Langgaard, carstenl@mips.com
20 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
22 *************************************************************************/
24 #define DRV_NAME "pcnet32"
25 #ifdef CONFIG_PCNET32_NAPI
26 #define DRV_VERSION "1.33-NAPI"
28 #define DRV_VERSION "1.33"
30 #define DRV_RELDATE "27.Jun.2006"
31 #define PFX DRV_NAME ": "
33 static const char *const version =
34 DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
36 #include <linux/module.h>
37 #include <linux/kernel.h>
38 #include <linux/string.h>
39 #include <linux/errno.h>
40 #include <linux/ioport.h>
41 #include <linux/slab.h>
42 #include <linux/interrupt.h>
43 #include <linux/pci.h>
44 #include <linux/delay.h>
45 #include <linux/init.h>
46 #include <linux/ethtool.h>
47 #include <linux/mii.h>
48 #include <linux/crc32.h>
49 #include <linux/netdevice.h>
50 #include <linux/etherdevice.h>
51 #include <linux/skbuff.h>
52 #include <linux/spinlock.h>
53 #include <linux/moduleparam.h>
54 #include <linux/bitops.h>
58 #include <asm/uaccess.h>
62 * PCI device identifiers for "new style" Linux PCI Device Drivers
64 static struct pci_device_id pcnet32_pci_tbl[] = {
65 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
66 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
69 * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
70 * the incorrect vendor id.
72 { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
73 .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
75 { } /* terminate list */
78 MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
80 static int cards_found;
85 static unsigned int pcnet32_portlist[] __initdata =
86 { 0x300, 0x320, 0x340, 0x360, 0 };
88 static int pcnet32_debug = 0;
89 static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
90 static int pcnet32vlb; /* check for VLB cards ? */
92 static struct net_device *pcnet32_dev;
94 static int max_interrupt_work = 2;
95 static int rx_copybreak = 200;
97 #define PCNET32_PORT_AUI 0x00
98 #define PCNET32_PORT_10BT 0x01
99 #define PCNET32_PORT_GPSI 0x02
100 #define PCNET32_PORT_MII 0x03
102 #define PCNET32_PORT_PORTSEL 0x03
103 #define PCNET32_PORT_ASEL 0x04
104 #define PCNET32_PORT_100 0x40
105 #define PCNET32_PORT_FD 0x80
107 #define PCNET32_DMA_MASK 0xffffffff
109 #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
110 #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
113 * table to translate option values from tulip
114 * to internal options
116 static const unsigned char options_mapping[] = {
117 PCNET32_PORT_ASEL, /* 0 Auto-select */
118 PCNET32_PORT_AUI, /* 1 BNC/AUI */
119 PCNET32_PORT_AUI, /* 2 AUI/BNC */
120 PCNET32_PORT_ASEL, /* 3 not supported */
121 PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
122 PCNET32_PORT_ASEL, /* 5 not supported */
123 PCNET32_PORT_ASEL, /* 6 not supported */
124 PCNET32_PORT_ASEL, /* 7 not supported */
125 PCNET32_PORT_ASEL, /* 8 not supported */
126 PCNET32_PORT_MII, /* 9 MII 10baseT */
127 PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
128 PCNET32_PORT_MII, /* 11 MII (autosel) */
129 PCNET32_PORT_10BT, /* 12 10BaseT */
130 PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
131 /* 14 MII 100BaseTx-FD */
132 PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
133 PCNET32_PORT_ASEL /* 15 not supported */
136 static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
137 "Loopback test (offline)"
140 #define PCNET32_TEST_LEN (sizeof(pcnet32_gstrings_test) / ETH_GSTRING_LEN)
142 #define PCNET32_NUM_REGS 136
144 #define MAX_UNITS 8 /* More are supported, limit only on options */
145 static int options[MAX_UNITS];
146 static int full_duplex[MAX_UNITS];
147 static int homepna[MAX_UNITS];
150 * Theory of Operation
152 * This driver uses the same software structure as the normal lance
153 * driver. So look for a verbose description in lance.c. The differences
154 * to the normal lance driver is the use of the 32bit mode of PCnet32
155 * and PCnetPCI chips. Because these chips are 32bit chips, there is no
156 * 16MB limitation and we don't need bounce buffers.
160 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
161 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
162 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
164 #ifndef PCNET32_LOG_TX_BUFFERS
165 #define PCNET32_LOG_TX_BUFFERS 4
166 #define PCNET32_LOG_RX_BUFFERS 5
167 #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
168 #define PCNET32_LOG_MAX_RX_BUFFERS 9
171 #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
172 #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
174 #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
175 #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
177 #define PKT_BUF_SZ 1544
179 /* Offsets from base I/O address. */
180 #define PCNET32_WIO_RDP 0x10
181 #define PCNET32_WIO_RAP 0x12
182 #define PCNET32_WIO_RESET 0x14
183 #define PCNET32_WIO_BDP 0x16
185 #define PCNET32_DWIO_RDP 0x10
186 #define PCNET32_DWIO_RAP 0x14
187 #define PCNET32_DWIO_RESET 0x18
188 #define PCNET32_DWIO_BDP 0x1C
190 #define PCNET32_TOTAL_SIZE 0x20
193 #define CSR0_INIT 0x1
194 #define CSR0_START 0x2
195 #define CSR0_STOP 0x4
196 #define CSR0_TXPOLL 0x8
197 #define CSR0_INTEN 0x40
198 #define CSR0_IDON 0x0100
199 #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
200 #define PCNET32_INIT_LOW 1
201 #define PCNET32_INIT_HIGH 2
205 #define CSR5_SUSPEND 0x0001
207 #define PCNET32_MC_FILTER 8
209 #define PCNET32_79C970A 0x2621
211 /* The PCNET32 Rx and Tx ring descriptors. */
212 struct pcnet32_rx_head {
214 s16 buf_length; /* two`s complement of length */
220 struct pcnet32_tx_head {
222 s16 length; /* two`s complement of length */
228 /* The PCNET32 32-Bit initialization block, described in databook. */
229 struct pcnet32_init_block {
235 /* Receive and transmit ring base, along with extra bits. */
240 /* PCnet32 access functions */
241 struct pcnet32_access {
242 u16 (*read_csr) (unsigned long, int);
243 void (*write_csr) (unsigned long, int, u16);
244 u16 (*read_bcr) (unsigned long, int);
245 void (*write_bcr) (unsigned long, int, u16);
246 u16 (*read_rap) (unsigned long);
247 void (*write_rap) (unsigned long, u16);
248 void (*reset) (unsigned long);
252 * The first field of pcnet32_private is read by the ethernet device
253 * so the structure should be allocated using pci_alloc_consistent().
255 struct pcnet32_private {
256 struct pcnet32_init_block init_block;
257 /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
258 struct pcnet32_rx_head *rx_ring;
259 struct pcnet32_tx_head *tx_ring;
260 dma_addr_t dma_addr;/* DMA address of beginning of this
261 object, returned by pci_alloc_consistent */
262 struct pci_dev *pci_dev;
264 /* The saved address of a sent-in-place packet/buffer, for skfree(). */
265 struct sk_buff **tx_skbuff;
266 struct sk_buff **rx_skbuff;
267 dma_addr_t *tx_dma_addr;
268 dma_addr_t *rx_dma_addr;
269 struct pcnet32_access a;
270 spinlock_t lock; /* Guard lock */
271 unsigned int cur_rx, cur_tx; /* The next free ring entry */
272 unsigned int rx_ring_size; /* current rx ring size */
273 unsigned int tx_ring_size; /* current tx ring size */
274 unsigned int rx_mod_mask; /* rx ring modular mask */
275 unsigned int tx_mod_mask; /* tx ring modular mask */
276 unsigned short rx_len_bits;
277 unsigned short tx_len_bits;
278 dma_addr_t rx_ring_dma_addr;
279 dma_addr_t tx_ring_dma_addr;
280 unsigned int dirty_rx, /* ring entries to be freed. */
283 struct net_device_stats stats;
285 char phycount; /* number of phys found */
287 unsigned int shared_irq:1, /* shared irq possible */
288 dxsuflo:1, /* disable transmit stop on uflo */
289 mii:1; /* mii port available */
290 struct net_device *next;
291 struct mii_if_info mii_if;
292 struct timer_list watchdog_timer;
293 struct timer_list blink_timer;
294 u32 msg_enable; /* debug message level */
296 /* each bit indicates an available PHY */
298 unsigned short chip_version; /* which variant this is */
301 static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
302 static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
303 static int pcnet32_open(struct net_device *);
304 static int pcnet32_init_ring(struct net_device *);
305 static int pcnet32_start_xmit(struct sk_buff *, struct net_device *);
306 static void pcnet32_tx_timeout(struct net_device *dev);
307 static irqreturn_t pcnet32_interrupt(int, void *);
308 static int pcnet32_close(struct net_device *);
309 static struct net_device_stats *pcnet32_get_stats(struct net_device *);
310 static void pcnet32_load_multicast(struct net_device *dev);
311 static void pcnet32_set_multicast_list(struct net_device *);
312 static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
313 static void pcnet32_watchdog(struct net_device *);
314 static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
315 static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
317 static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
318 static void pcnet32_ethtool_test(struct net_device *dev,
319 struct ethtool_test *eth_test, u64 * data);
320 static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
321 static int pcnet32_phys_id(struct net_device *dev, u32 data);
322 static void pcnet32_led_blink_callback(struct net_device *dev);
323 static int pcnet32_get_regs_len(struct net_device *dev);
324 static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
326 static void pcnet32_purge_tx_ring(struct net_device *dev);
327 static int pcnet32_alloc_ring(struct net_device *dev, char *name);
328 static void pcnet32_free_ring(struct net_device *dev);
329 static void pcnet32_check_media(struct net_device *dev, int verbose);
331 static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
333 outw(index, addr + PCNET32_WIO_RAP);
334 return inw(addr + PCNET32_WIO_RDP);
337 static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
339 outw(index, addr + PCNET32_WIO_RAP);
340 outw(val, addr + PCNET32_WIO_RDP);
343 static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
345 outw(index, addr + PCNET32_WIO_RAP);
346 return inw(addr + PCNET32_WIO_BDP);
349 static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
351 outw(index, addr + PCNET32_WIO_RAP);
352 outw(val, addr + PCNET32_WIO_BDP);
355 static u16 pcnet32_wio_read_rap(unsigned long addr)
357 return inw(addr + PCNET32_WIO_RAP);
360 static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
362 outw(val, addr + PCNET32_WIO_RAP);
365 static void pcnet32_wio_reset(unsigned long addr)
367 inw(addr + PCNET32_WIO_RESET);
370 static int pcnet32_wio_check(unsigned long addr)
372 outw(88, addr + PCNET32_WIO_RAP);
373 return (inw(addr + PCNET32_WIO_RAP) == 88);
376 static struct pcnet32_access pcnet32_wio = {
377 .read_csr = pcnet32_wio_read_csr,
378 .write_csr = pcnet32_wio_write_csr,
379 .read_bcr = pcnet32_wio_read_bcr,
380 .write_bcr = pcnet32_wio_write_bcr,
381 .read_rap = pcnet32_wio_read_rap,
382 .write_rap = pcnet32_wio_write_rap,
383 .reset = pcnet32_wio_reset
386 static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
388 outl(index, addr + PCNET32_DWIO_RAP);
389 return (inl(addr + PCNET32_DWIO_RDP) & 0xffff);
392 static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
394 outl(index, addr + PCNET32_DWIO_RAP);
395 outl(val, addr + PCNET32_DWIO_RDP);
398 static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
400 outl(index, addr + PCNET32_DWIO_RAP);
401 return (inl(addr + PCNET32_DWIO_BDP) & 0xffff);
404 static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
406 outl(index, addr + PCNET32_DWIO_RAP);
407 outl(val, addr + PCNET32_DWIO_BDP);
410 static u16 pcnet32_dwio_read_rap(unsigned long addr)
412 return (inl(addr + PCNET32_DWIO_RAP) & 0xffff);
415 static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
417 outl(val, addr + PCNET32_DWIO_RAP);
420 static void pcnet32_dwio_reset(unsigned long addr)
422 inl(addr + PCNET32_DWIO_RESET);
425 static int pcnet32_dwio_check(unsigned long addr)
427 outl(88, addr + PCNET32_DWIO_RAP);
428 return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
431 static struct pcnet32_access pcnet32_dwio = {
432 .read_csr = pcnet32_dwio_read_csr,
433 .write_csr = pcnet32_dwio_write_csr,
434 .read_bcr = pcnet32_dwio_read_bcr,
435 .write_bcr = pcnet32_dwio_write_bcr,
436 .read_rap = pcnet32_dwio_read_rap,
437 .write_rap = pcnet32_dwio_write_rap,
438 .reset = pcnet32_dwio_reset
441 static void pcnet32_netif_stop(struct net_device *dev)
443 dev->trans_start = jiffies;
444 netif_poll_disable(dev);
445 netif_tx_disable(dev);
448 static void pcnet32_netif_start(struct net_device *dev)
450 netif_wake_queue(dev);
451 netif_poll_enable(dev);
455 * Allocate space for the new sized tx ring.
457 * Save new resources.
458 * Any failure keeps old resources.
459 * Must be called with lp->lock held.
461 static void pcnet32_realloc_tx_ring(struct net_device *dev,
462 struct pcnet32_private *lp,
465 dma_addr_t new_ring_dma_addr;
466 dma_addr_t *new_dma_addr_list;
467 struct pcnet32_tx_head *new_tx_ring;
468 struct sk_buff **new_skb_list;
470 pcnet32_purge_tx_ring(dev);
472 new_tx_ring = pci_alloc_consistent(lp->pci_dev,
473 sizeof(struct pcnet32_tx_head) *
476 if (new_tx_ring == NULL) {
477 if (netif_msg_drv(lp))
479 "%s: Consistent memory allocation failed.\n",
483 memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
485 new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
487 if (!new_dma_addr_list) {
488 if (netif_msg_drv(lp))
490 "%s: Memory allocation failed.\n", dev->name);
491 goto free_new_tx_ring;
494 new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
497 if (netif_msg_drv(lp))
499 "%s: Memory allocation failed.\n", dev->name);
503 kfree(lp->tx_skbuff);
504 kfree(lp->tx_dma_addr);
505 pci_free_consistent(lp->pci_dev,
506 sizeof(struct pcnet32_tx_head) *
507 lp->tx_ring_size, lp->tx_ring,
508 lp->tx_ring_dma_addr);
510 lp->tx_ring_size = (1 << size);
511 lp->tx_mod_mask = lp->tx_ring_size - 1;
512 lp->tx_len_bits = (size << 12);
513 lp->tx_ring = new_tx_ring;
514 lp->tx_ring_dma_addr = new_ring_dma_addr;
515 lp->tx_dma_addr = new_dma_addr_list;
516 lp->tx_skbuff = new_skb_list;
520 kfree(new_dma_addr_list);
522 pci_free_consistent(lp->pci_dev,
523 sizeof(struct pcnet32_tx_head) *
531 * Allocate space for the new sized rx ring.
532 * Re-use old receive buffers.
533 * alloc extra buffers
534 * free unneeded buffers
535 * free unneeded buffers
536 * Save new resources.
537 * Any failure keeps old resources.
538 * Must be called with lp->lock held.
540 static void pcnet32_realloc_rx_ring(struct net_device *dev,
541 struct pcnet32_private *lp,
544 dma_addr_t new_ring_dma_addr;
545 dma_addr_t *new_dma_addr_list;
546 struct pcnet32_rx_head *new_rx_ring;
547 struct sk_buff **new_skb_list;
550 new_rx_ring = pci_alloc_consistent(lp->pci_dev,
551 sizeof(struct pcnet32_rx_head) *
554 if (new_rx_ring == NULL) {
555 if (netif_msg_drv(lp))
557 "%s: Consistent memory allocation failed.\n",
561 memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
563 new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
565 if (!new_dma_addr_list) {
566 if (netif_msg_drv(lp))
568 "%s: Memory allocation failed.\n", dev->name);
569 goto free_new_rx_ring;
572 new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
575 if (netif_msg_drv(lp))
577 "%s: Memory allocation failed.\n", dev->name);
581 /* first copy the current receive buffers */
582 overlap = min(size, lp->rx_ring_size);
583 for (new = 0; new < overlap; new++) {
584 new_rx_ring[new] = lp->rx_ring[new];
585 new_dma_addr_list[new] = lp->rx_dma_addr[new];
586 new_skb_list[new] = lp->rx_skbuff[new];
588 /* now allocate any new buffers needed */
589 for (; new < size; new++ ) {
590 struct sk_buff *rx_skbuff;
591 new_skb_list[new] = dev_alloc_skb(PKT_BUF_SZ);
592 if (!(rx_skbuff = new_skb_list[new])) {
593 /* keep the original lists and buffers */
594 if (netif_msg_drv(lp))
596 "%s: pcnet32_realloc_rx_ring dev_alloc_skb failed.\n",
600 skb_reserve(rx_skbuff, 2);
602 new_dma_addr_list[new] =
603 pci_map_single(lp->pci_dev, rx_skbuff->data,
604 PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
605 new_rx_ring[new].base = (u32) le32_to_cpu(new_dma_addr_list[new]);
606 new_rx_ring[new].buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
607 new_rx_ring[new].status = le16_to_cpu(0x8000);
609 /* and free any unneeded buffers */
610 for (; new < lp->rx_ring_size; new++) {
611 if (lp->rx_skbuff[new]) {
612 pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
613 PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
614 dev_kfree_skb(lp->rx_skbuff[new]);
618 kfree(lp->rx_skbuff);
619 kfree(lp->rx_dma_addr);
620 pci_free_consistent(lp->pci_dev,
621 sizeof(struct pcnet32_rx_head) *
622 lp->rx_ring_size, lp->rx_ring,
623 lp->rx_ring_dma_addr);
625 lp->rx_ring_size = (1 << size);
626 lp->rx_mod_mask = lp->rx_ring_size - 1;
627 lp->rx_len_bits = (size << 4);
628 lp->rx_ring = new_rx_ring;
629 lp->rx_ring_dma_addr = new_ring_dma_addr;
630 lp->rx_dma_addr = new_dma_addr_list;
631 lp->rx_skbuff = new_skb_list;
635 for (; --new >= lp->rx_ring_size; ) {
636 if (new_skb_list[new]) {
637 pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
638 PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
639 dev_kfree_skb(new_skb_list[new]);
644 kfree(new_dma_addr_list);
646 pci_free_consistent(lp->pci_dev,
647 sizeof(struct pcnet32_rx_head) *
654 static void pcnet32_purge_rx_ring(struct net_device *dev)
656 struct pcnet32_private *lp = dev->priv;
659 /* free all allocated skbuffs */
660 for (i = 0; i < lp->rx_ring_size; i++) {
661 lp->rx_ring[i].status = 0; /* CPU owns buffer */
662 wmb(); /* Make sure adapter sees owner change */
663 if (lp->rx_skbuff[i]) {
664 pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
665 PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
666 dev_kfree_skb_any(lp->rx_skbuff[i]);
668 lp->rx_skbuff[i] = NULL;
669 lp->rx_dma_addr[i] = 0;
673 #ifdef CONFIG_NET_POLL_CONTROLLER
674 static void pcnet32_poll_controller(struct net_device *dev)
676 disable_irq(dev->irq);
677 pcnet32_interrupt(0, dev);
678 enable_irq(dev->irq);
682 static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
684 struct pcnet32_private *lp = dev->priv;
689 spin_lock_irqsave(&lp->lock, flags);
690 mii_ethtool_gset(&lp->mii_if, cmd);
691 spin_unlock_irqrestore(&lp->lock, flags);
697 static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
699 struct pcnet32_private *lp = dev->priv;
704 spin_lock_irqsave(&lp->lock, flags);
705 r = mii_ethtool_sset(&lp->mii_if, cmd);
706 spin_unlock_irqrestore(&lp->lock, flags);
711 static void pcnet32_get_drvinfo(struct net_device *dev,
712 struct ethtool_drvinfo *info)
714 struct pcnet32_private *lp = dev->priv;
716 strcpy(info->driver, DRV_NAME);
717 strcpy(info->version, DRV_VERSION);
719 strcpy(info->bus_info, pci_name(lp->pci_dev));
721 sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
724 static u32 pcnet32_get_link(struct net_device *dev)
726 struct pcnet32_private *lp = dev->priv;
730 spin_lock_irqsave(&lp->lock, flags);
732 r = mii_link_ok(&lp->mii_if);
733 } else if (lp->chip_version >= PCNET32_79C970A) {
734 ulong ioaddr = dev->base_addr; /* card base I/O address */
735 r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
736 } else { /* can not detect link on really old chips */
739 spin_unlock_irqrestore(&lp->lock, flags);
744 static u32 pcnet32_get_msglevel(struct net_device *dev)
746 struct pcnet32_private *lp = dev->priv;
747 return lp->msg_enable;
750 static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
752 struct pcnet32_private *lp = dev->priv;
753 lp->msg_enable = value;
756 static int pcnet32_nway_reset(struct net_device *dev)
758 struct pcnet32_private *lp = dev->priv;
763 spin_lock_irqsave(&lp->lock, flags);
764 r = mii_nway_restart(&lp->mii_if);
765 spin_unlock_irqrestore(&lp->lock, flags);
770 static void pcnet32_get_ringparam(struct net_device *dev,
771 struct ethtool_ringparam *ering)
773 struct pcnet32_private *lp = dev->priv;
775 ering->tx_max_pending = TX_MAX_RING_SIZE;
776 ering->tx_pending = lp->tx_ring_size;
777 ering->rx_max_pending = RX_MAX_RING_SIZE;
778 ering->rx_pending = lp->rx_ring_size;
781 static int pcnet32_set_ringparam(struct net_device *dev,
782 struct ethtool_ringparam *ering)
784 struct pcnet32_private *lp = dev->priv;
787 ulong ioaddr = dev->base_addr;
790 if (ering->rx_mini_pending || ering->rx_jumbo_pending)
793 if (netif_running(dev))
794 pcnet32_netif_stop(dev);
796 spin_lock_irqsave(&lp->lock, flags);
797 lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
799 size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
801 /* set the minimum ring size to 4, to allow the loopback test to work
804 for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
805 if (size <= (1 << i))
808 if ((1 << i) != lp->tx_ring_size)
809 pcnet32_realloc_tx_ring(dev, lp, i);
811 size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
812 for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
813 if (size <= (1 << i))
816 if ((1 << i) != lp->rx_ring_size)
817 pcnet32_realloc_rx_ring(dev, lp, i);
819 dev->weight = lp->rx_ring_size / 2;
821 if (netif_running(dev)) {
822 pcnet32_netif_start(dev);
823 pcnet32_restart(dev, CSR0_NORMAL);
826 spin_unlock_irqrestore(&lp->lock, flags);
828 if (netif_msg_drv(lp))
830 "%s: Ring Param Settings: RX: %d, TX: %d\n", dev->name,
831 lp->rx_ring_size, lp->tx_ring_size);
836 static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
839 memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
842 static int pcnet32_self_test_count(struct net_device *dev)
844 return PCNET32_TEST_LEN;
847 static void pcnet32_ethtool_test(struct net_device *dev,
848 struct ethtool_test *test, u64 * data)
850 struct pcnet32_private *lp = dev->priv;
853 if (test->flags == ETH_TEST_FL_OFFLINE) {
854 rc = pcnet32_loopback_test(dev, data);
856 if (netif_msg_hw(lp))
857 printk(KERN_DEBUG "%s: Loopback test failed.\n",
859 test->flags |= ETH_TEST_FL_FAILED;
860 } else if (netif_msg_hw(lp))
861 printk(KERN_DEBUG "%s: Loopback test passed.\n",
863 } else if (netif_msg_hw(lp))
865 "%s: No tests to run (specify 'Offline' on ethtool).",
867 } /* end pcnet32_ethtool_test */
869 static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
871 struct pcnet32_private *lp = dev->priv;
872 struct pcnet32_access *a = &lp->a; /* access to registers */
873 ulong ioaddr = dev->base_addr; /* card base I/O address */
874 struct sk_buff *skb; /* sk buff */
875 int x, i; /* counters */
876 int numbuffs = 4; /* number of TX/RX buffers and descs */
877 u16 status = 0x8300; /* TX ring status */
878 u16 teststatus; /* test of ring status */
879 int rc; /* return code */
880 int size; /* size of packets */
881 unsigned char *packet; /* source packet data */
882 static const int data_len = 60; /* length of source packets */
886 rc = 1; /* default to fail */
888 if (netif_running(dev))
889 #ifdef CONFIG_PCNET32_NAPI
890 pcnet32_netif_stop(dev);
895 spin_lock_irqsave(&lp->lock, flags);
896 lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
898 numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
900 /* Reset the PCNET32 */
902 lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
904 /* switch pcnet32 to 32bit mode */
905 lp->a.write_bcr(ioaddr, 20, 2);
907 /* purge & init rings but don't actually restart */
908 pcnet32_restart(dev, 0x0000);
910 lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
912 /* Initialize Transmit buffers. */
913 size = data_len + 15;
914 for (x = 0; x < numbuffs; x++) {
915 if (!(skb = dev_alloc_skb(size))) {
916 if (netif_msg_hw(lp))
918 "%s: Cannot allocate skb at line: %d!\n",
919 dev->name, __LINE__);
923 skb_put(skb, size); /* create space for data */
924 lp->tx_skbuff[x] = skb;
925 lp->tx_ring[x].length = le16_to_cpu(-skb->len);
926 lp->tx_ring[x].misc = 0;
928 /* put DA and SA into the skb */
929 for (i = 0; i < 6; i++)
930 *packet++ = dev->dev_addr[i];
931 for (i = 0; i < 6; i++)
932 *packet++ = dev->dev_addr[i];
938 /* fill packet with data */
939 for (i = 0; i < data_len; i++)
943 pci_map_single(lp->pci_dev, skb->data, skb->len,
945 lp->tx_ring[x].base =
946 (u32) le32_to_cpu(lp->tx_dma_addr[x]);
947 wmb(); /* Make sure owner changes after all others are visible */
948 lp->tx_ring[x].status = le16_to_cpu(status);
952 x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
953 a->write_bcr(ioaddr, 32, x | 0x0002);
955 /* set int loopback in CSR15 */
956 x = a->read_csr(ioaddr, CSR15) & 0xfffc;
957 lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
959 teststatus = le16_to_cpu(0x8000);
960 lp->a.write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
962 /* Check status of descriptors */
963 for (x = 0; x < numbuffs; x++) {
966 while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
967 spin_unlock_irqrestore(&lp->lock, flags);
969 spin_lock_irqsave(&lp->lock, flags);
974 if (netif_msg_hw(lp))
975 printk("%s: Desc %d failed to reset!\n",
981 lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
983 if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
984 printk(KERN_DEBUG "%s: RX loopback packets:\n", dev->name);
986 for (x = 0; x < numbuffs; x++) {
987 printk(KERN_DEBUG "%s: Packet %d:\n", dev->name, x);
988 skb = lp->rx_skbuff[x];
989 for (i = 0; i < size; i++) {
990 printk("%02x ", *(skb->data + i));
998 while (x < numbuffs && !rc) {
999 skb = lp->rx_skbuff[x];
1000 packet = lp->tx_skbuff[x]->data;
1001 for (i = 0; i < size; i++) {
1002 if (*(skb->data + i) != packet[i]) {
1003 if (netif_msg_hw(lp))
1005 "%s: Error in compare! %2x - %02x %02x\n",
1006 dev->name, i, *(skb->data + i),
1017 pcnet32_purge_tx_ring(dev);
1019 x = a->read_csr(ioaddr, CSR15);
1020 a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
1022 x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
1023 a->write_bcr(ioaddr, 32, (x & ~0x0002));
1025 #ifdef CONFIG_PCNET32_NAPI
1026 if (netif_running(dev)) {
1027 pcnet32_netif_start(dev);
1028 pcnet32_restart(dev, CSR0_NORMAL);
1030 pcnet32_purge_rx_ring(dev);
1031 lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
1033 spin_unlock_irqrestore(&lp->lock, flags);
1035 if (netif_running(dev)) {
1036 spin_unlock_irqrestore(&lp->lock, flags);
1039 pcnet32_purge_rx_ring(dev);
1040 lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
1041 spin_unlock_irqrestore(&lp->lock, flags);
1046 } /* end pcnet32_loopback_test */
1048 static void pcnet32_led_blink_callback(struct net_device *dev)
1050 struct pcnet32_private *lp = dev->priv;
1051 struct pcnet32_access *a = &lp->a;
1052 ulong ioaddr = dev->base_addr;
1053 unsigned long flags;
1056 spin_lock_irqsave(&lp->lock, flags);
1057 for (i = 4; i < 8; i++) {
1058 a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
1060 spin_unlock_irqrestore(&lp->lock, flags);
1062 mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
1065 static int pcnet32_phys_id(struct net_device *dev, u32 data)
1067 struct pcnet32_private *lp = dev->priv;
1068 struct pcnet32_access *a = &lp->a;
1069 ulong ioaddr = dev->base_addr;
1070 unsigned long flags;
1073 if (!lp->blink_timer.function) {
1074 init_timer(&lp->blink_timer);
1075 lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
1076 lp->blink_timer.data = (unsigned long)dev;
1079 /* Save the current value of the bcrs */
1080 spin_lock_irqsave(&lp->lock, flags);
1081 for (i = 4; i < 8; i++) {
1082 regs[i - 4] = a->read_bcr(ioaddr, i);
1084 spin_unlock_irqrestore(&lp->lock, flags);
1086 mod_timer(&lp->blink_timer, jiffies);
1087 set_current_state(TASK_INTERRUPTIBLE);
1089 if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
1090 data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
1092 msleep_interruptible(data * 1000);
1093 del_timer_sync(&lp->blink_timer);
1095 /* Restore the original value of the bcrs */
1096 spin_lock_irqsave(&lp->lock, flags);
1097 for (i = 4; i < 8; i++) {
1098 a->write_bcr(ioaddr, i, regs[i - 4]);
1100 spin_unlock_irqrestore(&lp->lock, flags);
1106 * lp->lock must be held.
1108 static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
1112 struct pcnet32_private *lp = dev->priv;
1113 struct pcnet32_access *a = &lp->a;
1114 ulong ioaddr = dev->base_addr;
1117 /* really old chips have to be stopped. */
1118 if (lp->chip_version < PCNET32_79C970A)
1121 /* set SUSPEND (SPND) - CSR5 bit 0 */
1122 csr5 = a->read_csr(ioaddr, CSR5);
1123 a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
1125 /* poll waiting for bit to be set */
1127 while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
1128 spin_unlock_irqrestore(&lp->lock, *flags);
1133 spin_lock_irqsave(&lp->lock, *flags);
1136 if (netif_msg_hw(lp))
1138 "%s: Error getting into suspend!\n",
1147 * process one receive descriptor entry
1150 static void pcnet32_rx_entry(struct net_device *dev,
1151 struct pcnet32_private *lp,
1152 struct pcnet32_rx_head *rxp,
1155 int status = (short)le16_to_cpu(rxp->status) >> 8;
1156 int rx_in_place = 0;
1157 struct sk_buff *skb;
1160 if (status != 0x03) { /* There was an error. */
1162 * There is a tricky error noted by John Murphy,
1163 * <murf@perftech.com> to Russ Nelson: Even with full-sized
1164 * buffers it's possible for a jabber packet to use two
1165 * buffers, with only the last correctly noting the error.
1167 if (status & 0x01) /* Only count a general error at the */
1168 lp->stats.rx_errors++; /* end of a packet. */
1170 lp->stats.rx_frame_errors++;
1172 lp->stats.rx_over_errors++;
1174 lp->stats.rx_crc_errors++;
1176 lp->stats.rx_fifo_errors++;
1180 pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
1182 /* Discard oversize frames. */
1183 if (unlikely(pkt_len > PKT_BUF_SZ - 2)) {
1184 if (netif_msg_drv(lp))
1185 printk(KERN_ERR "%s: Impossible packet size %d!\n",
1186 dev->name, pkt_len);
1187 lp->stats.rx_errors++;
1191 if (netif_msg_rx_err(lp))
1192 printk(KERN_ERR "%s: Runt packet!\n", dev->name);
1193 lp->stats.rx_errors++;
1197 if (pkt_len > rx_copybreak) {
1198 struct sk_buff *newskb;
1200 if ((newskb = dev_alloc_skb(PKT_BUF_SZ))) {
1201 skb_reserve(newskb, 2);
1202 skb = lp->rx_skbuff[entry];
1203 pci_unmap_single(lp->pci_dev,
1204 lp->rx_dma_addr[entry],
1206 PCI_DMA_FROMDEVICE);
1207 skb_put(skb, pkt_len);
1208 lp->rx_skbuff[entry] = newskb;
1209 lp->rx_dma_addr[entry] =
1210 pci_map_single(lp->pci_dev,
1213 PCI_DMA_FROMDEVICE);
1214 rxp->base = le32_to_cpu(lp->rx_dma_addr[entry]);
1219 skb = dev_alloc_skb(pkt_len + 2);
1223 if (netif_msg_drv(lp))
1225 "%s: Memory squeeze, dropping packet.\n",
1227 lp->stats.rx_dropped++;
1232 skb_reserve(skb, 2); /* 16 byte align */
1233 skb_put(skb, pkt_len); /* Make room */
1234 pci_dma_sync_single_for_cpu(lp->pci_dev,
1235 lp->rx_dma_addr[entry],
1237 PCI_DMA_FROMDEVICE);
1238 eth_copy_and_sum(skb,
1239 (unsigned char *)(lp->rx_skbuff[entry]->data),
1241 pci_dma_sync_single_for_device(lp->pci_dev,
1242 lp->rx_dma_addr[entry],
1244 PCI_DMA_FROMDEVICE);
1246 lp->stats.rx_bytes += skb->len;
1247 skb->protocol = eth_type_trans(skb, dev);
1248 #ifdef CONFIG_PCNET32_NAPI
1249 netif_receive_skb(skb);
1253 dev->last_rx = jiffies;
1254 lp->stats.rx_packets++;
1258 static int pcnet32_rx(struct net_device *dev, int quota)
1260 struct pcnet32_private *lp = dev->priv;
1261 int entry = lp->cur_rx & lp->rx_mod_mask;
1262 struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
1265 /* If we own the next entry, it's a new packet. Send it up. */
1266 while (quota > npackets && (short)le16_to_cpu(rxp->status) >= 0) {
1267 pcnet32_rx_entry(dev, lp, rxp, entry);
1270 * The docs say that the buffer length isn't touched, but Andrew
1271 * Boyd of QNX reports that some revs of the 79C965 clear it.
1273 rxp->buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
1274 wmb(); /* Make sure owner changes after others are visible */
1275 rxp->status = le16_to_cpu(0x8000);
1276 entry = (++lp->cur_rx) & lp->rx_mod_mask;
1277 rxp = &lp->rx_ring[entry];
1283 static int pcnet32_tx(struct net_device *dev)
1285 struct pcnet32_private *lp = dev->priv;
1286 unsigned int dirty_tx = lp->dirty_tx;
1288 int must_restart = 0;
1290 while (dirty_tx != lp->cur_tx) {
1291 int entry = dirty_tx & lp->tx_mod_mask;
1292 int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
1295 break; /* It still hasn't been Txed */
1297 lp->tx_ring[entry].base = 0;
1299 if (status & 0x4000) {
1300 /* There was a major error, log it. */
1301 int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
1302 lp->stats.tx_errors++;
1303 if (netif_msg_tx_err(lp))
1305 "%s: Tx error status=%04x err_status=%08x\n",
1308 if (err_status & 0x04000000)
1309 lp->stats.tx_aborted_errors++;
1310 if (err_status & 0x08000000)
1311 lp->stats.tx_carrier_errors++;
1312 if (err_status & 0x10000000)
1313 lp->stats.tx_window_errors++;
1315 if (err_status & 0x40000000) {
1316 lp->stats.tx_fifo_errors++;
1317 /* Ackk! On FIFO errors the Tx unit is turned off! */
1318 /* Remove this verbosity later! */
1319 if (netif_msg_tx_err(lp))
1321 "%s: Tx FIFO error!\n",
1326 if (err_status & 0x40000000) {
1327 lp->stats.tx_fifo_errors++;
1328 if (!lp->dxsuflo) { /* If controller doesn't recover ... */
1329 /* Ackk! On FIFO errors the Tx unit is turned off! */
1330 /* Remove this verbosity later! */
1331 if (netif_msg_tx_err(lp))
1333 "%s: Tx FIFO error!\n",
1340 if (status & 0x1800)
1341 lp->stats.collisions++;
1342 lp->stats.tx_packets++;
1345 /* We must free the original skb */
1346 if (lp->tx_skbuff[entry]) {
1347 pci_unmap_single(lp->pci_dev,
1348 lp->tx_dma_addr[entry],
1349 lp->tx_skbuff[entry]->
1350 len, PCI_DMA_TODEVICE);
1351 dev_kfree_skb_any(lp->tx_skbuff[entry]);
1352 lp->tx_skbuff[entry] = NULL;
1353 lp->tx_dma_addr[entry] = 0;
1358 delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
1359 if (delta > lp->tx_ring_size) {
1360 if (netif_msg_drv(lp))
1362 "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
1363 dev->name, dirty_tx, lp->cur_tx,
1365 dirty_tx += lp->tx_ring_size;
1366 delta -= lp->tx_ring_size;
1370 netif_queue_stopped(dev) &&
1371 delta < lp->tx_ring_size - 2) {
1372 /* The ring is no longer full, clear tbusy. */
1374 netif_wake_queue(dev);
1376 lp->dirty_tx = dirty_tx;
1378 return must_restart;
1381 #ifdef CONFIG_PCNET32_NAPI
1382 static int pcnet32_poll(struct net_device *dev, int *budget)
1384 struct pcnet32_private *lp = dev->priv;
1385 int quota = min(dev->quota, *budget);
1386 unsigned long ioaddr = dev->base_addr;
1387 unsigned long flags;
1390 quota = pcnet32_rx(dev, quota);
1392 spin_lock_irqsave(&lp->lock, flags);
1393 if (pcnet32_tx(dev)) {
1394 /* reset the chip to clear the error condition, then restart */
1395 lp->a.reset(ioaddr);
1396 lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
1397 pcnet32_restart(dev, CSR0_START);
1398 netif_wake_queue(dev);
1400 spin_unlock_irqrestore(&lp->lock, flags);
1403 dev->quota -= quota;
1405 if (dev->quota == 0) {
1409 netif_rx_complete(dev);
1411 spin_lock_irqsave(&lp->lock, flags);
1413 /* clear interrupt masks */
1414 val = lp->a.read_csr(ioaddr, CSR3);
1416 lp->a.write_csr(ioaddr, CSR3, val);
1418 /* Set interrupt enable. */
1419 lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
1421 spin_unlock_irqrestore(&lp->lock, flags);
1427 #define PCNET32_REGS_PER_PHY 32
1428 #define PCNET32_MAX_PHYS 32
1429 static int pcnet32_get_regs_len(struct net_device *dev)
1431 struct pcnet32_private *lp = dev->priv;
1432 int j = lp->phycount * PCNET32_REGS_PER_PHY;
1434 return ((PCNET32_NUM_REGS + j) * sizeof(u16));
1437 static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1442 struct pcnet32_private *lp = dev->priv;
1443 struct pcnet32_access *a = &lp->a;
1444 ulong ioaddr = dev->base_addr;
1445 unsigned long flags;
1447 spin_lock_irqsave(&lp->lock, flags);
1449 csr0 = a->read_csr(ioaddr, CSR0);
1450 if (!(csr0 & CSR0_STOP)) /* If not stopped */
1451 pcnet32_suspend(dev, &flags, 1);
1453 /* read address PROM */
1454 for (i = 0; i < 16; i += 2)
1455 *buff++ = inw(ioaddr + i);
1457 /* read control and status registers */
1458 for (i = 0; i < 90; i++) {
1459 *buff++ = a->read_csr(ioaddr, i);
1462 *buff++ = a->read_csr(ioaddr, 112);
1463 *buff++ = a->read_csr(ioaddr, 114);
1465 /* read bus configuration registers */
1466 for (i = 0; i < 30; i++) {
1467 *buff++ = a->read_bcr(ioaddr, i);
1469 *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
1470 for (i = 31; i < 36; i++) {
1471 *buff++ = a->read_bcr(ioaddr, i);
1474 /* read mii phy registers */
1477 for (j = 0; j < PCNET32_MAX_PHYS; j++) {
1478 if (lp->phymask & (1 << j)) {
1479 for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
1480 lp->a.write_bcr(ioaddr, 33,
1482 *buff++ = lp->a.read_bcr(ioaddr, 34);
1488 if (!(csr0 & CSR0_STOP)) { /* If not stopped */
1491 /* clear SUSPEND (SPND) - CSR5 bit 0 */
1492 csr5 = a->read_csr(ioaddr, CSR5);
1493 a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
1496 spin_unlock_irqrestore(&lp->lock, flags);
1499 static const struct ethtool_ops pcnet32_ethtool_ops = {
1500 .get_settings = pcnet32_get_settings,
1501 .set_settings = pcnet32_set_settings,
1502 .get_drvinfo = pcnet32_get_drvinfo,
1503 .get_msglevel = pcnet32_get_msglevel,
1504 .set_msglevel = pcnet32_set_msglevel,
1505 .nway_reset = pcnet32_nway_reset,
1506 .get_link = pcnet32_get_link,
1507 .get_ringparam = pcnet32_get_ringparam,
1508 .set_ringparam = pcnet32_set_ringparam,
1509 .get_tx_csum = ethtool_op_get_tx_csum,
1510 .get_sg = ethtool_op_get_sg,
1511 .get_tso = ethtool_op_get_tso,
1512 .get_strings = pcnet32_get_strings,
1513 .self_test_count = pcnet32_self_test_count,
1514 .self_test = pcnet32_ethtool_test,
1515 .phys_id = pcnet32_phys_id,
1516 .get_regs_len = pcnet32_get_regs_len,
1517 .get_regs = pcnet32_get_regs,
1518 .get_perm_addr = ethtool_op_get_perm_addr,
1521 /* only probes for non-PCI devices, the rest are handled by
1522 * pci_register_driver via pcnet32_probe_pci */
1524 static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
1526 unsigned int *port, ioaddr;
1528 /* search for PCnet32 VLB cards at known addresses */
1529 for (port = pcnet32_portlist; (ioaddr = *port); port++) {
1531 (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
1532 /* check if there is really a pcnet chip on that ioaddr */
1533 if ((inb(ioaddr + 14) == 0x57)
1534 && (inb(ioaddr + 15) == 0x57)) {
1535 pcnet32_probe1(ioaddr, 0, NULL);
1537 release_region(ioaddr, PCNET32_TOTAL_SIZE);
1543 static int __devinit
1544 pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
1546 unsigned long ioaddr;
1549 err = pci_enable_device(pdev);
1551 if (pcnet32_debug & NETIF_MSG_PROBE)
1553 "failed to enable device -- err=%d\n", err);
1556 pci_set_master(pdev);
1558 ioaddr = pci_resource_start(pdev, 0);
1560 if (pcnet32_debug & NETIF_MSG_PROBE)
1562 "card has no PCI IO resources, aborting\n");
1566 if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
1567 if (pcnet32_debug & NETIF_MSG_PROBE)
1569 "architecture does not support 32bit PCI busmaster DMA\n");
1572 if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") ==
1574 if (pcnet32_debug & NETIF_MSG_PROBE)
1576 "io address range already allocated\n");
1580 err = pcnet32_probe1(ioaddr, 1, pdev);
1582 pci_disable_device(pdev);
1588 * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
1589 * pdev will be NULL when called from pcnet32_probe_vlbus.
1591 static int __devinit
1592 pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
1594 struct pcnet32_private *lp;
1595 dma_addr_t lp_dma_addr;
1597 int fdx, mii, fset, dxsuflo;
1600 struct net_device *dev;
1601 struct pcnet32_access *a = NULL;
1605 /* reset the chip */
1606 pcnet32_wio_reset(ioaddr);
1608 /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
1609 if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
1612 pcnet32_dwio_reset(ioaddr);
1613 if (pcnet32_dwio_read_csr(ioaddr, 0) == 4
1614 && pcnet32_dwio_check(ioaddr)) {
1617 goto err_release_region;
1621 a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
1622 if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
1623 printk(KERN_INFO " PCnet chip version is %#x.\n",
1625 if ((chip_version & 0xfff) != 0x003) {
1626 if (pcnet32_debug & NETIF_MSG_PROBE)
1627 printk(KERN_INFO PFX "Unsupported chip version.\n");
1628 goto err_release_region;
1631 /* initialize variables */
1632 fdx = mii = fset = dxsuflo = 0;
1633 chip_version = (chip_version >> 12) & 0xffff;
1635 switch (chip_version) {
1637 chipname = "PCnet/PCI 79C970"; /* PCI */
1641 chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
1643 chipname = "PCnet/32 79C965"; /* 486/VL bus */
1646 chipname = "PCnet/PCI II 79C970A"; /* PCI */
1650 chipname = "PCnet/FAST 79C971"; /* PCI */
1656 chipname = "PCnet/FAST+ 79C972"; /* PCI */
1662 chipname = "PCnet/FAST III 79C973"; /* PCI */
1667 chipname = "PCnet/Home 79C978"; /* PCI */
1670 * This is based on specs published at www.amd.com. This section
1671 * assumes that a card with a 79C978 wants to go into standard
1672 * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
1673 * and the module option homepna=1 can select this instead.
1675 media = a->read_bcr(ioaddr, 49);
1676 media &= ~3; /* default to 10Mb ethernet */
1677 if (cards_found < MAX_UNITS && homepna[cards_found])
1678 media |= 1; /* switch to home wiring mode */
1679 if (pcnet32_debug & NETIF_MSG_PROBE)
1680 printk(KERN_DEBUG PFX "media set to %sMbit mode.\n",
1681 (media & 1) ? "1" : "10");
1682 a->write_bcr(ioaddr, 49, media);
1685 chipname = "PCnet/FAST III 79C975"; /* PCI */
1690 chipname = "PCnet/PRO 79C976";
1695 if (pcnet32_debug & NETIF_MSG_PROBE)
1696 printk(KERN_INFO PFX
1697 "PCnet version %#x, no PCnet32 chip.\n",
1699 goto err_release_region;
1703 * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
1704 * starting until the packet is loaded. Strike one for reliability, lose
1705 * one for latency - although on PCI this isnt a big loss. Older chips
1706 * have FIFO's smaller than a packet, so you can't do this.
1707 * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
1711 a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
1712 a->write_csr(ioaddr, 80,
1713 (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
1717 dev = alloc_etherdev(0);
1719 if (pcnet32_debug & NETIF_MSG_PROBE)
1720 printk(KERN_ERR PFX "Memory allocation failed.\n");
1722 goto err_release_region;
1724 SET_NETDEV_DEV(dev, &pdev->dev);
1726 if (pcnet32_debug & NETIF_MSG_PROBE)
1727 printk(KERN_INFO PFX "%s at %#3lx,", chipname, ioaddr);
1729 /* In most chips, after a chip reset, the ethernet address is read from the
1730 * station address PROM at the base address and programmed into the
1731 * "Physical Address Registers" CSR12-14.
1732 * As a precautionary measure, we read the PROM values and complain if
1733 * they disagree with the CSRs. If they miscompare, and the PROM addr
1734 * is valid, then the PROM addr is used.
1736 for (i = 0; i < 3; i++) {
1738 val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
1739 /* There may be endianness issues here. */
1740 dev->dev_addr[2 * i] = val & 0x0ff;
1741 dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
1744 /* read PROM address and compare with CSR address */
1745 for (i = 0; i < 6; i++)
1746 promaddr[i] = inb(ioaddr + i);
1748 if (memcmp(promaddr, dev->dev_addr, 6)
1749 || !is_valid_ether_addr(dev->dev_addr)) {
1750 if (is_valid_ether_addr(promaddr)) {
1751 if (pcnet32_debug & NETIF_MSG_PROBE) {
1752 printk(" warning: CSR address invalid,\n");
1754 " using instead PROM address of");
1756 memcpy(dev->dev_addr, promaddr, 6);
1759 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1761 /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
1762 if (!is_valid_ether_addr(dev->perm_addr))
1763 memset(dev->dev_addr, 0, sizeof(dev->dev_addr));
1765 if (pcnet32_debug & NETIF_MSG_PROBE) {
1766 for (i = 0; i < 6; i++)
1767 printk(" %2.2x", dev->dev_addr[i]);
1769 /* Version 0x2623 and 0x2624 */
1770 if (((chip_version + 1) & 0xfffe) == 0x2624) {
1771 i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
1772 printk("\n" KERN_INFO " tx_start_pt(0x%04x):", i);
1775 printk(" 20 bytes,");
1778 printk(" 64 bytes,");
1781 printk(" 128 bytes,");
1784 printk("~220 bytes,");
1787 i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
1788 printk(" BCR18(%x):", i & 0xffff);
1790 printk("BurstWrEn ");
1792 printk("BurstRdEn ");
1797 i = a->read_bcr(ioaddr, 25);
1798 printk("\n" KERN_INFO " SRAMSIZE=0x%04x,", i << 8);
1799 i = a->read_bcr(ioaddr, 26);
1800 printk(" SRAM_BND=0x%04x,", i << 8);
1801 i = a->read_bcr(ioaddr, 27);
1807 dev->base_addr = ioaddr;
1808 /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
1810 pci_alloc_consistent(pdev, sizeof(*lp), &lp_dma_addr)) == NULL) {
1811 if (pcnet32_debug & NETIF_MSG_PROBE)
1813 "Consistent memory allocation failed.\n");
1815 goto err_free_netdev;
1818 memset(lp, 0, sizeof(*lp));
1819 lp->dma_addr = lp_dma_addr;
1822 spin_lock_init(&lp->lock);
1824 SET_MODULE_OWNER(dev);
1825 SET_NETDEV_DEV(dev, &pdev->dev);
1827 lp->name = chipname;
1828 lp->shared_irq = shared;
1829 lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
1830 lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
1831 lp->tx_mod_mask = lp->tx_ring_size - 1;
1832 lp->rx_mod_mask = lp->rx_ring_size - 1;
1833 lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
1834 lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
1835 lp->mii_if.full_duplex = fdx;
1836 lp->mii_if.phy_id_mask = 0x1f;
1837 lp->mii_if.reg_num_mask = 0x1f;
1838 lp->dxsuflo = dxsuflo;
1840 lp->chip_version = chip_version;
1841 lp->msg_enable = pcnet32_debug;
1842 if ((cards_found >= MAX_UNITS)
1843 || (options[cards_found] > sizeof(options_mapping)))
1844 lp->options = PCNET32_PORT_ASEL;
1846 lp->options = options_mapping[options[cards_found]];
1847 lp->mii_if.dev = dev;
1848 lp->mii_if.mdio_read = mdio_read;
1849 lp->mii_if.mdio_write = mdio_write;
1851 if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
1852 ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
1853 lp->options |= PCNET32_PORT_FD;
1856 if (pcnet32_debug & NETIF_MSG_PROBE)
1857 printk(KERN_ERR PFX "No access methods\n");
1859 goto err_free_consistent;
1863 /* prior to register_netdev, dev->name is not yet correct */
1864 if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
1868 /* detect special T1/E1 WAN card by checking for MAC address */
1869 if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0
1870 && dev->dev_addr[2] == 0x75)
1871 lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
1873 lp->init_block.mode = le16_to_cpu(0x0003); /* Disable Rx and Tx. */
1874 lp->init_block.tlen_rlen =
1875 le16_to_cpu(lp->tx_len_bits | lp->rx_len_bits);
1876 for (i = 0; i < 6; i++)
1877 lp->init_block.phys_addr[i] = dev->dev_addr[i];
1878 lp->init_block.filter[0] = 0x00000000;
1879 lp->init_block.filter[1] = 0x00000000;
1880 lp->init_block.rx_ring = (u32) le32_to_cpu(lp->rx_ring_dma_addr);
1881 lp->init_block.tx_ring = (u32) le32_to_cpu(lp->tx_ring_dma_addr);
1883 /* switch pcnet32 to 32bit mode */
1884 a->write_bcr(ioaddr, 20, 2);
1886 a->write_csr(ioaddr, 1, (lp->dma_addr + offsetof(struct pcnet32_private,
1887 init_block)) & 0xffff);
1888 a->write_csr(ioaddr, 2, (lp->dma_addr + offsetof(struct pcnet32_private,
1889 init_block)) >> 16);
1891 if (pdev) { /* use the IRQ provided by PCI */
1892 dev->irq = pdev->irq;
1893 if (pcnet32_debug & NETIF_MSG_PROBE)
1894 printk(" assigned IRQ %d.\n", dev->irq);
1896 unsigned long irq_mask = probe_irq_on();
1899 * To auto-IRQ we enable the initialization-done and DMA error
1900 * interrupts. For ISA boards we get a DMA error, but VLB and PCI
1903 /* Trigger an initialization just for the interrupt. */
1904 a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
1907 dev->irq = probe_irq_off(irq_mask);
1909 if (pcnet32_debug & NETIF_MSG_PROBE)
1910 printk(", failed to detect IRQ line.\n");
1914 if (pcnet32_debug & NETIF_MSG_PROBE)
1915 printk(", probed IRQ %d.\n", dev->irq);
1918 /* Set the mii phy_id so that we can query the link state */
1920 /* lp->phycount and lp->phymask are set to 0 by memset above */
1922 lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
1924 for (i = 0; i < PCNET32_MAX_PHYS; i++) {
1925 unsigned short id1, id2;
1927 id1 = mdio_read(dev, i, MII_PHYSID1);
1930 id2 = mdio_read(dev, i, MII_PHYSID2);
1933 if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
1934 continue; /* 79C971 & 79C972 have phantom phy at id 31 */
1936 lp->phymask |= (1 << i);
1937 lp->mii_if.phy_id = i;
1938 if (pcnet32_debug & NETIF_MSG_PROBE)
1939 printk(KERN_INFO PFX
1940 "Found PHY %04x:%04x at address %d.\n",
1943 lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
1944 if (lp->phycount > 1) {
1945 lp->options |= PCNET32_PORT_MII;
1949 init_timer(&lp->watchdog_timer);
1950 lp->watchdog_timer.data = (unsigned long)dev;
1951 lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
1953 /* The PCNET32-specific entries in the device structure. */
1954 dev->open = &pcnet32_open;
1955 dev->hard_start_xmit = &pcnet32_start_xmit;
1956 dev->stop = &pcnet32_close;
1957 dev->get_stats = &pcnet32_get_stats;
1958 dev->set_multicast_list = &pcnet32_set_multicast_list;
1959 dev->do_ioctl = &pcnet32_ioctl;
1960 dev->ethtool_ops = &pcnet32_ethtool_ops;
1961 dev->tx_timeout = pcnet32_tx_timeout;
1962 dev->watchdog_timeo = (5 * HZ);
1963 dev->weight = lp->rx_ring_size / 2;
1964 #ifdef CONFIG_PCNET32_NAPI
1965 dev->poll = pcnet32_poll;
1968 #ifdef CONFIG_NET_POLL_CONTROLLER
1969 dev->poll_controller = pcnet32_poll_controller;
1972 /* Fill in the generic fields of the device structure. */
1973 if (register_netdev(dev))
1977 pci_set_drvdata(pdev, dev);
1979 lp->next = pcnet32_dev;
1983 if (pcnet32_debug & NETIF_MSG_PROBE)
1984 printk(KERN_INFO "%s: registered as %s\n", dev->name, lp->name);
1987 /* enable LED writes */
1988 a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
1993 pcnet32_free_ring(dev);
1994 err_free_consistent:
1995 pci_free_consistent(lp->pci_dev, sizeof(*lp), lp, lp->dma_addr);
1999 release_region(ioaddr, PCNET32_TOTAL_SIZE);
2003 /* if any allocation fails, caller must also call pcnet32_free_ring */
2004 static int pcnet32_alloc_ring(struct net_device *dev, char *name)
2006 struct pcnet32_private *lp = dev->priv;
2008 lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
2009 sizeof(struct pcnet32_tx_head) *
2011 &lp->tx_ring_dma_addr);
2012 if (lp->tx_ring == NULL) {
2013 if (netif_msg_drv(lp))
2014 printk("\n" KERN_ERR PFX
2015 "%s: Consistent memory allocation failed.\n",
2020 lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
2021 sizeof(struct pcnet32_rx_head) *
2023 &lp->rx_ring_dma_addr);
2024 if (lp->rx_ring == NULL) {
2025 if (netif_msg_drv(lp))
2026 printk("\n" KERN_ERR PFX
2027 "%s: Consistent memory allocation failed.\n",
2032 lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
2034 if (!lp->tx_dma_addr) {
2035 if (netif_msg_drv(lp))
2036 printk("\n" KERN_ERR PFX
2037 "%s: Memory allocation failed.\n", name);
2041 lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
2043 if (!lp->rx_dma_addr) {
2044 if (netif_msg_drv(lp))
2045 printk("\n" KERN_ERR PFX
2046 "%s: Memory allocation failed.\n", name);
2050 lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
2052 if (!lp->tx_skbuff) {
2053 if (netif_msg_drv(lp))
2054 printk("\n" KERN_ERR PFX
2055 "%s: Memory allocation failed.\n", name);
2059 lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
2061 if (!lp->rx_skbuff) {
2062 if (netif_msg_drv(lp))
2063 printk("\n" KERN_ERR PFX
2064 "%s: Memory allocation failed.\n", name);
2071 static void pcnet32_free_ring(struct net_device *dev)
2073 struct pcnet32_private *lp = dev->priv;
2075 kfree(lp->tx_skbuff);
2076 lp->tx_skbuff = NULL;
2078 kfree(lp->rx_skbuff);
2079 lp->rx_skbuff = NULL;
2081 kfree(lp->tx_dma_addr);
2082 lp->tx_dma_addr = NULL;
2084 kfree(lp->rx_dma_addr);
2085 lp->rx_dma_addr = NULL;
2088 pci_free_consistent(lp->pci_dev,
2089 sizeof(struct pcnet32_tx_head) *
2090 lp->tx_ring_size, lp->tx_ring,
2091 lp->tx_ring_dma_addr);
2096 pci_free_consistent(lp->pci_dev,
2097 sizeof(struct pcnet32_rx_head) *
2098 lp->rx_ring_size, lp->rx_ring,
2099 lp->rx_ring_dma_addr);
2104 static int pcnet32_open(struct net_device *dev)
2106 struct pcnet32_private *lp = dev->priv;
2107 unsigned long ioaddr = dev->base_addr;
2111 unsigned long flags;
2113 if (request_irq(dev->irq, &pcnet32_interrupt,
2114 lp->shared_irq ? IRQF_SHARED : 0, dev->name,
2119 spin_lock_irqsave(&lp->lock, flags);
2120 /* Check for a valid station address */
2121 if (!is_valid_ether_addr(dev->dev_addr)) {
2126 /* Reset the PCNET32 */
2127 lp->a.reset(ioaddr);
2129 /* switch pcnet32 to 32bit mode */
2130 lp->a.write_bcr(ioaddr, 20, 2);
2132 if (netif_msg_ifup(lp))
2134 "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
2135 dev->name, dev->irq, (u32) (lp->tx_ring_dma_addr),
2136 (u32) (lp->rx_ring_dma_addr),
2137 (u32) (lp->dma_addr +
2138 offsetof(struct pcnet32_private, init_block)));
2140 /* set/reset autoselect bit */
2141 val = lp->a.read_bcr(ioaddr, 2) & ~2;
2142 if (lp->options & PCNET32_PORT_ASEL)
2144 lp->a.write_bcr(ioaddr, 2, val);
2146 /* handle full duplex setting */
2147 if (lp->mii_if.full_duplex) {
2148 val = lp->a.read_bcr(ioaddr, 9) & ~3;
2149 if (lp->options & PCNET32_PORT_FD) {
2151 if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
2153 } else if (lp->options & PCNET32_PORT_ASEL) {
2154 /* workaround of xSeries250, turn on for 79C975 only */
2155 if (lp->chip_version == 0x2627)
2158 lp->a.write_bcr(ioaddr, 9, val);
2161 /* set/reset GPSI bit in test register */
2162 val = lp->a.read_csr(ioaddr, 124) & ~0x10;
2163 if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
2165 lp->a.write_csr(ioaddr, 124, val);
2167 /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
2168 if (lp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_AT &&
2169 (lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
2170 lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
2171 if (lp->options & PCNET32_PORT_ASEL) {
2172 lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
2173 if (netif_msg_link(lp))
2175 "%s: Setting 100Mb-Full Duplex.\n",
2179 if (lp->phycount < 2) {
2181 * 24 Jun 2004 according AMD, in order to change the PHY,
2182 * DANAS (or DISPM for 79C976) must be set; then select the speed,
2183 * duplex, and/or enable auto negotiation, and clear DANAS
2185 if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
2186 lp->a.write_bcr(ioaddr, 32,
2187 lp->a.read_bcr(ioaddr, 32) | 0x0080);
2188 /* disable Auto Negotiation, set 10Mpbs, HD */
2189 val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
2190 if (lp->options & PCNET32_PORT_FD)
2192 if (lp->options & PCNET32_PORT_100)
2194 lp->a.write_bcr(ioaddr, 32, val);
2196 if (lp->options & PCNET32_PORT_ASEL) {
2197 lp->a.write_bcr(ioaddr, 32,
2198 lp->a.read_bcr(ioaddr,
2200 /* enable auto negotiate, setup, disable fd */
2201 val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
2203 lp->a.write_bcr(ioaddr, 32, val);
2210 struct ethtool_cmd ecmd;
2213 * There is really no good other way to handle multiple PHYs
2214 * other than turning off all automatics
2216 val = lp->a.read_bcr(ioaddr, 2);
2217 lp->a.write_bcr(ioaddr, 2, val & ~2);
2218 val = lp->a.read_bcr(ioaddr, 32);
2219 lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
2221 if (!(lp->options & PCNET32_PORT_ASEL)) {
2223 ecmd.port = PORT_MII;
2224 ecmd.transceiver = XCVR_INTERNAL;
2225 ecmd.autoneg = AUTONEG_DISABLE;
2228 options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
2229 bcr9 = lp->a.read_bcr(ioaddr, 9);
2231 if (lp->options & PCNET32_PORT_FD) {
2232 ecmd.duplex = DUPLEX_FULL;
2235 ecmd.duplex = DUPLEX_HALF;
2238 lp->a.write_bcr(ioaddr, 9, bcr9);
2241 for (i = 0; i < PCNET32_MAX_PHYS; i++) {
2242 if (lp->phymask & (1 << i)) {
2243 /* isolate all but the first PHY */
2244 bmcr = mdio_read(dev, i, MII_BMCR);
2245 if (first_phy == -1) {
2247 mdio_write(dev, i, MII_BMCR,
2248 bmcr & ~BMCR_ISOLATE);
2250 mdio_write(dev, i, MII_BMCR,
2251 bmcr | BMCR_ISOLATE);
2253 /* use mii_ethtool_sset to setup PHY */
2254 lp->mii_if.phy_id = i;
2255 ecmd.phy_address = i;
2256 if (lp->options & PCNET32_PORT_ASEL) {
2257 mii_ethtool_gset(&lp->mii_if, &ecmd);
2258 ecmd.autoneg = AUTONEG_ENABLE;
2260 mii_ethtool_sset(&lp->mii_if, &ecmd);
2263 lp->mii_if.phy_id = first_phy;
2264 if (netif_msg_link(lp))
2265 printk(KERN_INFO "%s: Using PHY number %d.\n",
2266 dev->name, first_phy);
2270 if (lp->dxsuflo) { /* Disable transmit stop on underflow */
2271 val = lp->a.read_csr(ioaddr, CSR3);
2273 lp->a.write_csr(ioaddr, CSR3, val);
2277 lp->init_block.mode =
2278 le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
2279 pcnet32_load_multicast(dev);
2281 if (pcnet32_init_ring(dev)) {
2286 /* Re-initialize the PCNET32, and start it when done. */
2287 lp->a.write_csr(ioaddr, 1, (lp->dma_addr +
2288 offsetof(struct pcnet32_private,
2289 init_block)) & 0xffff);
2290 lp->a.write_csr(ioaddr, 2,
2292 offsetof(struct pcnet32_private, init_block)) >> 16);
2294 lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
2295 lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
2297 netif_start_queue(dev);
2299 if (lp->chip_version >= PCNET32_79C970A) {
2300 /* Print the link status and start the watchdog */
2301 pcnet32_check_media(dev, 1);
2302 mod_timer(&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
2307 if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
2310 * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
2311 * reports that doing so triggers a bug in the '974.
2313 lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
2315 if (netif_msg_ifup(lp))
2317 "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
2319 (u32) (lp->dma_addr +
2320 offsetof(struct pcnet32_private, init_block)),
2321 lp->a.read_csr(ioaddr, CSR0));
2323 spin_unlock_irqrestore(&lp->lock, flags);
2325 return 0; /* Always succeed */
2328 /* free any allocated skbuffs */
2329 pcnet32_purge_rx_ring(dev);
2332 * Switch back to 16bit mode to avoid problems with dumb
2333 * DOS packet driver after a warm reboot
2335 lp->a.write_bcr(ioaddr, 20, 4);
2338 spin_unlock_irqrestore(&lp->lock, flags);
2339 free_irq(dev->irq, dev);
2344 * The LANCE has been halted for one reason or another (busmaster memory
2345 * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
2346 * etc.). Modern LANCE variants always reload their ring-buffer
2347 * configuration when restarted, so we must reinitialize our ring
2348 * context before restarting. As part of this reinitialization,
2349 * find all packets still on the Tx ring and pretend that they had been
2350 * sent (in effect, drop the packets on the floor) - the higher-level
2351 * protocols will time out and retransmit. It'd be better to shuffle
2352 * these skbs to a temp list and then actually re-Tx them after
2353 * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
2356 static void pcnet32_purge_tx_ring(struct net_device *dev)
2358 struct pcnet32_private *lp = dev->priv;
2361 for (i = 0; i < lp->tx_ring_size; i++) {
2362 lp->tx_ring[i].status = 0; /* CPU owns buffer */
2363 wmb(); /* Make sure adapter sees owner change */
2364 if (lp->tx_skbuff[i]) {
2365 pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
2366 lp->tx_skbuff[i]->len,
2368 dev_kfree_skb_any(lp->tx_skbuff[i]);
2370 lp->tx_skbuff[i] = NULL;
2371 lp->tx_dma_addr[i] = 0;
2375 /* Initialize the PCNET32 Rx and Tx rings. */
2376 static int pcnet32_init_ring(struct net_device *dev)
2378 struct pcnet32_private *lp = dev->priv;
2382 lp->cur_rx = lp->cur_tx = 0;
2383 lp->dirty_rx = lp->dirty_tx = 0;
2385 for (i = 0; i < lp->rx_ring_size; i++) {
2386 struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
2387 if (rx_skbuff == NULL) {
2389 (rx_skbuff = lp->rx_skbuff[i] =
2390 dev_alloc_skb(PKT_BUF_SZ))) {
2391 /* there is not much, we can do at this point */
2392 if (netif_msg_drv(lp))
2394 "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
2398 skb_reserve(rx_skbuff, 2);
2402 if (lp->rx_dma_addr[i] == 0)
2403 lp->rx_dma_addr[i] =
2404 pci_map_single(lp->pci_dev, rx_skbuff->data,
2405 PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
2406 lp->rx_ring[i].base = (u32) le32_to_cpu(lp->rx_dma_addr[i]);
2407 lp->rx_ring[i].buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
2408 wmb(); /* Make sure owner changes after all others are visible */
2409 lp->rx_ring[i].status = le16_to_cpu(0x8000);
2411 /* The Tx buffer address is filled in as needed, but we do need to clear
2412 * the upper ownership bit. */
2413 for (i = 0; i < lp->tx_ring_size; i++) {
2414 lp->tx_ring[i].status = 0; /* CPU owns buffer */
2415 wmb(); /* Make sure adapter sees owner change */
2416 lp->tx_ring[i].base = 0;
2417 lp->tx_dma_addr[i] = 0;
2420 lp->init_block.tlen_rlen =
2421 le16_to_cpu(lp->tx_len_bits | lp->rx_len_bits);
2422 for (i = 0; i < 6; i++)
2423 lp->init_block.phys_addr[i] = dev->dev_addr[i];
2424 lp->init_block.rx_ring = (u32) le32_to_cpu(lp->rx_ring_dma_addr);
2425 lp->init_block.tx_ring = (u32) le32_to_cpu(lp->tx_ring_dma_addr);
2426 wmb(); /* Make sure all changes are visible */
2430 /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
2431 * then flush the pending transmit operations, re-initialize the ring,
2432 * and tell the chip to initialize.
2434 static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
2436 struct pcnet32_private *lp = dev->priv;
2437 unsigned long ioaddr = dev->base_addr;
2441 for (i = 0; i < 100; i++)
2442 if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
2445 if (i >= 100 && netif_msg_drv(lp))
2447 "%s: pcnet32_restart timed out waiting for stop.\n",
2450 pcnet32_purge_tx_ring(dev);
2451 if (pcnet32_init_ring(dev))
2455 lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
2458 if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
2461 lp->a.write_csr(ioaddr, CSR0, csr0_bits);
2464 static void pcnet32_tx_timeout(struct net_device *dev)
2466 struct pcnet32_private *lp = dev->priv;
2467 unsigned long ioaddr = dev->base_addr, flags;
2469 spin_lock_irqsave(&lp->lock, flags);
2470 /* Transmitter timeout, serious problems. */
2471 if (pcnet32_debug & NETIF_MSG_DRV)
2473 "%s: transmit timed out, status %4.4x, resetting.\n",
2474 dev->name, lp->a.read_csr(ioaddr, CSR0));
2475 lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
2476 lp->stats.tx_errors++;
2477 if (netif_msg_tx_err(lp)) {
2480 " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
2481 lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
2483 for (i = 0; i < lp->rx_ring_size; i++)
2484 printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
2485 le32_to_cpu(lp->rx_ring[i].base),
2486 (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
2487 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
2488 le16_to_cpu(lp->rx_ring[i].status));
2489 for (i = 0; i < lp->tx_ring_size; i++)
2490 printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
2491 le32_to_cpu(lp->tx_ring[i].base),
2492 (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
2493 le32_to_cpu(lp->tx_ring[i].misc),
2494 le16_to_cpu(lp->tx_ring[i].status));
2497 pcnet32_restart(dev, CSR0_NORMAL);
2499 dev->trans_start = jiffies;
2500 netif_wake_queue(dev);
2502 spin_unlock_irqrestore(&lp->lock, flags);
2505 static int pcnet32_start_xmit(struct sk_buff *skb, struct net_device *dev)
2507 struct pcnet32_private *lp = dev->priv;
2508 unsigned long ioaddr = dev->base_addr;
2511 unsigned long flags;
2513 spin_lock_irqsave(&lp->lock, flags);
2515 if (netif_msg_tx_queued(lp)) {
2517 "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
2518 dev->name, lp->a.read_csr(ioaddr, CSR0));
2521 /* Default status -- will not enable Successful-TxDone
2522 * interrupt when that option is available to us.
2526 /* Fill in a Tx ring entry */
2528 /* Mask to ring buffer boundary. */
2529 entry = lp->cur_tx & lp->tx_mod_mask;
2531 /* Caution: the write order is important here, set the status
2532 * with the "ownership" bits last. */
2534 lp->tx_ring[entry].length = le16_to_cpu(-skb->len);
2536 lp->tx_ring[entry].misc = 0x00000000;
2538 lp->tx_skbuff[entry] = skb;
2539 lp->tx_dma_addr[entry] =
2540 pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
2541 lp->tx_ring[entry].base = (u32) le32_to_cpu(lp->tx_dma_addr[entry]);
2542 wmb(); /* Make sure owner changes after all others are visible */
2543 lp->tx_ring[entry].status = le16_to_cpu(status);
2546 lp->stats.tx_bytes += skb->len;
2548 /* Trigger an immediate send poll. */
2549 lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
2551 dev->trans_start = jiffies;
2553 if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
2555 netif_stop_queue(dev);
2557 spin_unlock_irqrestore(&lp->lock, flags);
2561 /* The PCNET32 interrupt handler. */
2563 pcnet32_interrupt(int irq, void *dev_id)
2565 struct net_device *dev = dev_id;
2566 struct pcnet32_private *lp;
2567 unsigned long ioaddr;
2569 int boguscnt = max_interrupt_work;
2571 ioaddr = dev->base_addr;
2574 spin_lock(&lp->lock);
2576 csr0 = lp->a.read_csr(ioaddr, CSR0);
2577 while ((csr0 & 0x8f00) && --boguscnt >= 0) {
2578 if (csr0 == 0xffff) {
2579 break; /* PCMCIA remove happened */
2581 /* Acknowledge all of the current interrupt sources ASAP. */
2582 lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
2584 if (netif_msg_intr(lp))
2586 "%s: interrupt csr0=%#2.2x new csr=%#2.2x.\n",
2587 dev->name, csr0, lp->a.read_csr(ioaddr, CSR0));
2589 /* Log misc errors. */
2591 lp->stats.tx_errors++; /* Tx babble. */
2592 if (csr0 & 0x1000) {
2594 * This happens when our receive ring is full. This
2595 * shouldn't be a problem as we will see normal rx
2596 * interrupts for the frames in the receive ring. But
2597 * there are some PCI chipsets (I can reproduce this
2598 * on SP3G with Intel saturn chipset) which have
2599 * sometimes problems and will fill up the receive
2600 * ring with error descriptors. In this situation we
2601 * don't get a rx interrupt, but a missed frame
2602 * interrupt sooner or later.
2604 lp->stats.rx_errors++; /* Missed a Rx frame. */
2606 if (csr0 & 0x0800) {
2607 if (netif_msg_drv(lp))
2609 "%s: Bus master arbitration failure, status %4.4x.\n",
2611 /* unlike for the lance, there is no restart needed */
2613 #ifdef CONFIG_PCNET32_NAPI
2614 if (netif_rx_schedule_prep(dev)) {
2616 /* set interrupt masks */
2617 val = lp->a.read_csr(ioaddr, CSR3);
2619 lp->a.write_csr(ioaddr, CSR3, val);
2621 __netif_rx_schedule(dev);
2625 pcnet32_rx(dev, dev->weight);
2626 if (pcnet32_tx(dev)) {
2627 /* reset the chip to clear the error condition, then restart */
2628 lp->a.reset(ioaddr);
2629 lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
2630 pcnet32_restart(dev, CSR0_START);
2631 netif_wake_queue(dev);
2634 csr0 = lp->a.read_csr(ioaddr, CSR0);
2637 #ifndef CONFIG_PCNET32_NAPI
2638 /* Set interrupt enable. */
2639 lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
2642 if (netif_msg_intr(lp))
2643 printk(KERN_DEBUG "%s: exiting interrupt, csr0=%#4.4x.\n",
2644 dev->name, lp->a.read_csr(ioaddr, CSR0));
2646 spin_unlock(&lp->lock);
2651 static int pcnet32_close(struct net_device *dev)
2653 unsigned long ioaddr = dev->base_addr;
2654 struct pcnet32_private *lp = dev->priv;
2655 unsigned long flags;
2657 del_timer_sync(&lp->watchdog_timer);
2659 netif_stop_queue(dev);
2661 spin_lock_irqsave(&lp->lock, flags);
2663 lp->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
2665 if (netif_msg_ifdown(lp))
2667 "%s: Shutting down ethercard, status was %2.2x.\n",
2668 dev->name, lp->a.read_csr(ioaddr, CSR0));
2670 /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
2671 lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
2674 * Switch back to 16bit mode to avoid problems with dumb
2675 * DOS packet driver after a warm reboot
2677 lp->a.write_bcr(ioaddr, 20, 4);
2679 spin_unlock_irqrestore(&lp->lock, flags);
2681 free_irq(dev->irq, dev);
2683 spin_lock_irqsave(&lp->lock, flags);
2685 pcnet32_purge_rx_ring(dev);
2686 pcnet32_purge_tx_ring(dev);
2688 spin_unlock_irqrestore(&lp->lock, flags);
2693 static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
2695 struct pcnet32_private *lp = dev->priv;
2696 unsigned long ioaddr = dev->base_addr;
2697 unsigned long flags;
2699 spin_lock_irqsave(&lp->lock, flags);
2700 lp->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
2701 spin_unlock_irqrestore(&lp->lock, flags);
2706 /* taken from the sunlance driver, which it took from the depca driver */
2707 static void pcnet32_load_multicast(struct net_device *dev)
2709 struct pcnet32_private *lp = dev->priv;
2710 volatile struct pcnet32_init_block *ib = &lp->init_block;
2711 volatile u16 *mcast_table = (u16 *) & ib->filter;
2712 struct dev_mc_list *dmi = dev->mc_list;
2713 unsigned long ioaddr = dev->base_addr;
2718 /* set all multicast bits */
2719 if (dev->flags & IFF_ALLMULTI) {
2720 ib->filter[0] = 0xffffffff;
2721 ib->filter[1] = 0xffffffff;
2722 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
2723 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
2724 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
2725 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
2728 /* clear the multicast filter */
2733 for (i = 0; i < dev->mc_count; i++) {
2734 addrs = dmi->dmi_addr;
2737 /* multicast address? */
2741 crc = ether_crc_le(6, addrs);
2743 mcast_table[crc >> 4] =
2744 le16_to_cpu(le16_to_cpu(mcast_table[crc >> 4]) |
2745 (1 << (crc & 0xf)));
2747 for (i = 0; i < 4; i++)
2748 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
2749 le16_to_cpu(mcast_table[i]));
2754 * Set or clear the multicast filter for this adaptor.
2756 static void pcnet32_set_multicast_list(struct net_device *dev)
2758 unsigned long ioaddr = dev->base_addr, flags;
2759 struct pcnet32_private *lp = dev->priv;
2760 int csr15, suspended;
2762 spin_lock_irqsave(&lp->lock, flags);
2763 suspended = pcnet32_suspend(dev, &flags, 0);
2764 csr15 = lp->a.read_csr(ioaddr, CSR15);
2765 if (dev->flags & IFF_PROMISC) {
2766 /* Log any net taps. */
2767 if (netif_msg_hw(lp))
2768 printk(KERN_INFO "%s: Promiscuous mode enabled.\n",
2770 lp->init_block.mode =
2771 le16_to_cpu(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
2773 lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
2775 lp->init_block.mode =
2776 le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
2777 lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
2778 pcnet32_load_multicast(dev);
2783 /* clear SUSPEND (SPND) - CSR5 bit 0 */
2784 csr5 = lp->a.read_csr(ioaddr, CSR5);
2785 lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
2787 lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
2788 pcnet32_restart(dev, CSR0_NORMAL);
2789 netif_wake_queue(dev);
2792 spin_unlock_irqrestore(&lp->lock, flags);
2795 /* This routine assumes that the lp->lock is held */
2796 static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
2798 struct pcnet32_private *lp = dev->priv;
2799 unsigned long ioaddr = dev->base_addr;
2805 lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
2806 val_out = lp->a.read_bcr(ioaddr, 34);
2811 /* This routine assumes that the lp->lock is held */
2812 static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
2814 struct pcnet32_private *lp = dev->priv;
2815 unsigned long ioaddr = dev->base_addr;
2820 lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
2821 lp->a.write_bcr(ioaddr, 34, val);
2824 static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2826 struct pcnet32_private *lp = dev->priv;
2828 unsigned long flags;
2830 /* SIOC[GS]MIIxxx ioctls */
2832 spin_lock_irqsave(&lp->lock, flags);
2833 rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
2834 spin_unlock_irqrestore(&lp->lock, flags);
2842 static int pcnet32_check_otherphy(struct net_device *dev)
2844 struct pcnet32_private *lp = dev->priv;
2845 struct mii_if_info mii = lp->mii_if;
2849 for (i = 0; i < PCNET32_MAX_PHYS; i++) {
2850 if (i == lp->mii_if.phy_id)
2851 continue; /* skip active phy */
2852 if (lp->phymask & (1 << i)) {
2854 if (mii_link_ok(&mii)) {
2855 /* found PHY with active link */
2856 if (netif_msg_link(lp))
2858 "%s: Using PHY number %d.\n",
2861 /* isolate inactive phy */
2863 mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
2864 mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
2865 bmcr | BMCR_ISOLATE);
2867 /* de-isolate new phy */
2868 bmcr = mdio_read(dev, i, MII_BMCR);
2869 mdio_write(dev, i, MII_BMCR,
2870 bmcr & ~BMCR_ISOLATE);
2872 /* set new phy address */
2873 lp->mii_if.phy_id = i;
2882 * Show the status of the media. Similar to mii_check_media however it
2883 * correctly shows the link speed for all (tested) pcnet32 variants.
2884 * Devices with no mii just report link state without speed.
2886 * Caller is assumed to hold and release the lp->lock.
2889 static void pcnet32_check_media(struct net_device *dev, int verbose)
2891 struct pcnet32_private *lp = dev->priv;
2893 int prev_link = netif_carrier_ok(dev) ? 1 : 0;
2897 curr_link = mii_link_ok(&lp->mii_if);
2899 ulong ioaddr = dev->base_addr; /* card base I/O address */
2900 curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
2903 if (prev_link || verbose) {
2904 netif_carrier_off(dev);
2905 if (netif_msg_link(lp))
2906 printk(KERN_INFO "%s: link down\n", dev->name);
2908 if (lp->phycount > 1) {
2909 curr_link = pcnet32_check_otherphy(dev);
2912 } else if (verbose || !prev_link) {
2913 netif_carrier_on(dev);
2915 if (netif_msg_link(lp)) {
2916 struct ethtool_cmd ecmd;
2917 mii_ethtool_gset(&lp->mii_if, &ecmd);
2919 "%s: link up, %sMbps, %s-duplex\n",
2921 (ecmd.speed == SPEED_100) ? "100" : "10",
2923 DUPLEX_FULL) ? "full" : "half");
2925 bcr9 = lp->a.read_bcr(dev->base_addr, 9);
2926 if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
2927 if (lp->mii_if.full_duplex)
2931 lp->a.write_bcr(dev->base_addr, 9, bcr9);
2934 if (netif_msg_link(lp))
2935 printk(KERN_INFO "%s: link up\n", dev->name);
2941 * Check for loss of link and link establishment.
2942 * Can not use mii_check_media because it does nothing if mode is forced.
2945 static void pcnet32_watchdog(struct net_device *dev)
2947 struct pcnet32_private *lp = dev->priv;
2948 unsigned long flags;
2950 /* Print the link status if it has changed */
2951 spin_lock_irqsave(&lp->lock, flags);
2952 pcnet32_check_media(dev, 0);
2953 spin_unlock_irqrestore(&lp->lock, flags);
2955 mod_timer(&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
2958 static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
2960 struct net_device *dev = pci_get_drvdata(pdev);
2963 struct pcnet32_private *lp = dev->priv;
2965 unregister_netdev(dev);
2966 pcnet32_free_ring(dev);
2967 release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
2968 pci_free_consistent(lp->pci_dev, sizeof(*lp), lp, lp->dma_addr);
2970 pci_disable_device(pdev);
2971 pci_set_drvdata(pdev, NULL);
2975 static struct pci_driver pcnet32_driver = {
2977 .probe = pcnet32_probe_pci,
2978 .remove = __devexit_p(pcnet32_remove_one),
2979 .id_table = pcnet32_pci_tbl,
2982 /* An additional parameter that may be passed in... */
2983 static int debug = -1;
2984 static int tx_start_pt = -1;
2985 static int pcnet32_have_pci;
2987 module_param(debug, int, 0);
2988 MODULE_PARM_DESC(debug, DRV_NAME " debug level");
2989 module_param(max_interrupt_work, int, 0);
2990 MODULE_PARM_DESC(max_interrupt_work,
2991 DRV_NAME " maximum events handled per interrupt");
2992 module_param(rx_copybreak, int, 0);
2993 MODULE_PARM_DESC(rx_copybreak,
2994 DRV_NAME " copy breakpoint for copy-only-tiny-frames");
2995 module_param(tx_start_pt, int, 0);
2996 MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
2997 module_param(pcnet32vlb, int, 0);
2998 MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
2999 module_param_array(options, int, NULL, 0);
3000 MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
3001 module_param_array(full_duplex, int, NULL, 0);
3002 MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
3003 /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
3004 module_param_array(homepna, int, NULL, 0);
3005 MODULE_PARM_DESC(homepna,
3007 " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
3009 MODULE_AUTHOR("Thomas Bogendoerfer");
3010 MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
3011 MODULE_LICENSE("GPL");
3013 #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
3015 static int __init pcnet32_init_module(void)
3017 printk(KERN_INFO "%s", version);
3019 pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
3021 if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
3022 tx_start = tx_start_pt;
3024 /* find the PCI devices */
3025 if (!pci_register_driver(&pcnet32_driver))
3026 pcnet32_have_pci = 1;
3028 /* should we find any remaining VLbus devices ? */
3030 pcnet32_probe_vlbus(pcnet32_portlist);
3032 if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
3033 printk(KERN_INFO PFX "%d cards_found.\n", cards_found);
3035 return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
3038 static void __exit pcnet32_cleanup_module(void)
3040 struct net_device *next_dev;
3042 while (pcnet32_dev) {
3043 struct pcnet32_private *lp = pcnet32_dev->priv;
3044 next_dev = lp->next;
3045 unregister_netdev(pcnet32_dev);
3046 pcnet32_free_ring(pcnet32_dev);
3047 release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
3048 pci_free_consistent(lp->pci_dev, sizeof(*lp), lp, lp->dma_addr);
3049 free_netdev(pcnet32_dev);
3050 pcnet32_dev = next_dev;
3053 if (pcnet32_have_pci)
3054 pci_unregister_driver(&pcnet32_driver);
3057 module_init(pcnet32_init_module);
3058 module_exit(pcnet32_cleanup_module);