1 /* via_dmablit.c -- PCI DMA BitBlt support for the VIA Unichrome/Pro
3 * Copyright (C) 2005 Thomas Hellstrom, All Rights Reserved.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sub license,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
26 * Partially based on code obtained from Digeo Inc.
31 * Unmaps the DMA mappings.
32 * FIXME: Is this a NoOp on x86? Also
33 * FIXME: What happens if this one is called and a pending blit has previously done
34 * the same DMA mappings?
40 #include "via_dmablit.h"
42 #include <linux/pagemap.h>
44 #define VIA_PGDN(x) (((unsigned long)(x)) & PAGE_MASK)
45 #define VIA_PGOFF(x) (((unsigned long)(x)) & ~PAGE_MASK)
46 #define VIA_PFN(x) ((unsigned long)(x) >> PAGE_SHIFT)
48 typedef struct _drm_via_descriptor {
53 } drm_via_descriptor_t;
57 * Unmap a DMA mapping.
63 via_unmap_blit_from_device(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
65 int num_desc = vsg->num_desc;
66 unsigned cur_descriptor_page = num_desc / vsg->descriptors_per_page;
67 unsigned descriptor_this_page = num_desc % vsg->descriptors_per_page;
68 drm_via_descriptor_t *desc_ptr = vsg->desc_pages[cur_descriptor_page] +
70 dma_addr_t next = vsg->chain_start;
73 if (descriptor_this_page-- == 0) {
74 cur_descriptor_page--;
75 descriptor_this_page = vsg->descriptors_per_page - 1;
76 desc_ptr = vsg->desc_pages[cur_descriptor_page] +
79 dma_unmap_single(&pdev->dev, next, sizeof(*desc_ptr), DMA_TO_DEVICE);
80 dma_unmap_page(&pdev->dev, desc_ptr->mem_addr, desc_ptr->size, vsg->direction);
81 next = (dma_addr_t) desc_ptr->next;
87 * If mode = 0, count how many descriptors are needed.
88 * If mode = 1, Map the DMA pages for the device, put together and map also the descriptors.
89 * Descriptors are run in reverse order by the hardware because we are not allowed to update the
90 * 'next' field without syncing calls when the descriptor is already mapped.
94 via_map_blit_for_device(struct pci_dev *pdev,
95 const drm_via_dmablit_t *xfer,
96 drm_via_sg_info_t *vsg,
99 unsigned cur_descriptor_page = 0;
100 unsigned num_descriptors_this_page = 0;
101 unsigned char *mem_addr = xfer->mem_addr;
102 unsigned char *cur_mem;
103 unsigned char *first_addr = (unsigned char *)VIA_PGDN(mem_addr);
104 uint32_t fb_addr = xfer->fb_addr;
106 unsigned long line_len;
107 unsigned remaining_len;
110 dma_addr_t next = 0 | VIA_DMA_DPR_EC;
111 drm_via_descriptor_t *desc_ptr = NULL;
114 desc_ptr = vsg->desc_pages[cur_descriptor_page];
116 for (cur_line = 0; cur_line < xfer->num_lines; ++cur_line) {
118 line_len = xfer->line_length;
122 while (line_len > 0) {
124 remaining_len = min(PAGE_SIZE-VIA_PGOFF(cur_mem), line_len);
125 line_len -= remaining_len;
129 dma_map_page(&pdev->dev,
130 vsg->pages[VIA_PFN(cur_mem) -
131 VIA_PFN(first_addr)],
132 VIA_PGOFF(cur_mem), remaining_len,
134 desc_ptr->dev_addr = cur_fb;
136 desc_ptr->size = remaining_len;
137 desc_ptr->next = (uint32_t) next;
138 next = dma_map_single(&pdev->dev, desc_ptr, sizeof(*desc_ptr),
141 if (++num_descriptors_this_page >= vsg->descriptors_per_page) {
142 num_descriptors_this_page = 0;
143 desc_ptr = vsg->desc_pages[++cur_descriptor_page];
148 cur_mem += remaining_len;
149 cur_fb += remaining_len;
152 mem_addr += xfer->mem_stride;
153 fb_addr += xfer->fb_stride;
157 vsg->chain_start = next;
158 vsg->state = dr_via_device_mapped;
160 vsg->num_desc = num_desc;
164 * Function that frees up all resources for a blit. It is usable even if the
165 * blit info has only been partially built as long as the status enum is consistent
166 * with the actual status of the used resources.
171 via_free_sg_info(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
177 case dr_via_device_mapped:
178 via_unmap_blit_from_device(pdev, vsg);
179 case dr_via_desc_pages_alloc:
180 for (i=0; i<vsg->num_desc_pages; ++i) {
181 if (vsg->desc_pages[i] != NULL)
182 free_page((unsigned long)vsg->desc_pages[i]);
184 kfree(vsg->desc_pages);
185 case dr_via_pages_locked:
186 for (i=0; i<vsg->num_pages; ++i) {
187 if ( NULL != (page = vsg->pages[i])) {
188 if (! PageReserved(page) && (DMA_FROM_DEVICE == vsg->direction))
190 page_cache_release(page);
193 case dr_via_pages_alloc:
196 vsg->state = dr_via_sg_init;
198 if (vsg->bounce_buffer) {
199 vfree(vsg->bounce_buffer);
200 vsg->bounce_buffer = NULL;
202 vsg->free_on_sequence = 0;
206 * Fire a blit engine.
210 via_fire_dmablit(drm_device_t *dev, drm_via_sg_info_t *vsg, int engine)
212 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
214 VIA_WRITE(VIA_PCI_DMA_MAR0 + engine*0x10, 0);
215 VIA_WRITE(VIA_PCI_DMA_DAR0 + engine*0x10, 0);
216 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DD | VIA_DMA_CSR_TD |
218 VIA_WRITE(VIA_PCI_DMA_MR0 + engine*0x04, VIA_DMA_MR_CM | VIA_DMA_MR_TDIE);
219 VIA_WRITE(VIA_PCI_DMA_BCR0 + engine*0x10, 0);
220 VIA_WRITE(VIA_PCI_DMA_DPR0 + engine*0x10, vsg->chain_start);
221 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DE | VIA_DMA_CSR_TS);
225 * Obtain a page pointer array and lock all pages into system memory. A segmentation violation will
226 * occur here if the calling user does not have access to the submitted address.
230 via_lock_all_dma_pages(drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
233 unsigned long first_pfn = VIA_PFN(xfer->mem_addr);
234 vsg->num_pages = VIA_PFN(xfer->mem_addr + (xfer->num_lines * xfer->mem_stride -1)) -
237 if (NULL == (vsg->pages = vmalloc(sizeof(struct page *) * vsg->num_pages)))
238 return DRM_ERR(ENOMEM);
239 memset(vsg->pages, 0, sizeof(struct page *) * vsg->num_pages);
240 down_read(¤t->mm->mmap_sem);
241 ret = get_user_pages(current, current->mm,
242 (unsigned long)xfer->mem_addr,
244 (vsg->direction == DMA_FROM_DEVICE),
245 0, vsg->pages, NULL);
247 up_read(¤t->mm->mmap_sem);
248 if (ret != vsg->num_pages) {
251 vsg->state = dr_via_pages_locked;
252 return DRM_ERR(EINVAL);
254 vsg->state = dr_via_pages_locked;
255 DRM_DEBUG("DMA pages locked\n");
260 * Allocate DMA capable memory for the blit descriptor chain, and an array that keeps track of the
261 * pages we allocate. We don't want to use kmalloc for the descriptor chain because it may be
262 * quite large for some blits, and pages don't need to be contingous.
266 via_alloc_desc_pages(drm_via_sg_info_t *vsg)
270 vsg->descriptors_per_page = PAGE_SIZE / sizeof( drm_via_descriptor_t);
271 vsg->num_desc_pages = (vsg->num_desc + vsg->descriptors_per_page - 1) /
272 vsg->descriptors_per_page;
274 if (NULL == (vsg->desc_pages = kmalloc(sizeof(void *) * vsg->num_desc_pages, GFP_KERNEL)))
275 return DRM_ERR(ENOMEM);
277 memset(vsg->desc_pages, 0, sizeof(void *) * vsg->num_desc_pages);
278 vsg->state = dr_via_desc_pages_alloc;
279 for (i=0; i<vsg->num_desc_pages; ++i) {
280 if (NULL == (vsg->desc_pages[i] =
281 (drm_via_descriptor_t *) __get_free_page(GFP_KERNEL)))
282 return DRM_ERR(ENOMEM);
284 DRM_DEBUG("Allocated %d pages for %d descriptors.\n", vsg->num_desc_pages,
290 via_abort_dmablit(drm_device_t *dev, int engine)
292 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
294 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TA);
298 via_dmablit_engine_off(drm_device_t *dev, int engine)
300 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
302 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD | VIA_DMA_CSR_DD);
308 * The dmablit part of the IRQ handler. Trying to do only reasonably fast things here.
309 * The rest, like unmapping and freeing memory for done blits is done in a separate workqueue
310 * task. Basically the task of the interrupt handler is to submit a new blit to the engine, while
311 * the workqueue task takes care of processing associated with the old blit.
315 via_dmablit_handler(drm_device_t *dev, int engine, int from_irq)
317 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
318 drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
321 unsigned long irqsave=0;
324 DRM_DEBUG("DMA blit handler called. engine = %d, from_irq = %d, blitq = 0x%lx\n",
325 engine, from_irq, (unsigned long) blitq);
328 spin_lock(&blitq->blit_lock);
330 spin_lock_irqsave(&blitq->blit_lock, irqsave);
333 done_transfer = blitq->is_active &&
334 (( status = VIA_READ(VIA_PCI_DMA_CSR0 + engine*0x04)) & VIA_DMA_CSR_TD);
335 done_transfer = done_transfer || ( blitq->aborting && !(status & VIA_DMA_CSR_DE));
340 blitq->blits[cur]->aborted = blitq->aborting;
341 blitq->done_blit_handle++;
342 DRM_WAKEUP(blitq->blit_queue + cur);
345 if (cur >= VIA_NUM_BLIT_SLOTS)
350 * Clear transfer done flag.
353 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD);
355 blitq->is_active = 0;
357 schedule_work(&blitq->wq);
359 } else if (blitq->is_active && time_after_eq(jiffies, blitq->end)) {
362 * Abort transfer after one second.
365 via_abort_dmablit(dev, engine);
367 blitq->end = jiffies + DRM_HZ;
370 if (!blitq->is_active) {
371 if (blitq->num_outstanding) {
372 via_fire_dmablit(dev, blitq->blits[cur], engine);
373 blitq->is_active = 1;
375 blitq->num_outstanding--;
376 blitq->end = jiffies + DRM_HZ;
377 if (!timer_pending(&blitq->poll_timer)) {
378 blitq->poll_timer.expires = jiffies+1;
379 add_timer(&blitq->poll_timer);
382 if (timer_pending(&blitq->poll_timer)) {
383 del_timer(&blitq->poll_timer);
385 via_dmablit_engine_off(dev, engine);
390 spin_unlock(&blitq->blit_lock);
392 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
399 * Check whether this blit is still active, performing necessary locking.
403 via_dmablit_active(drm_via_blitq_t *blitq, int engine, uint32_t handle, wait_queue_head_t **queue)
405 unsigned long irqsave;
409 spin_lock_irqsave(&blitq->blit_lock, irqsave);
412 * Allow for handle wraparounds.
415 active = ((blitq->done_blit_handle - handle) > (1 << 23)) &&
416 ((blitq->cur_blit_handle - handle) <= (1 << 23));
418 if (queue && active) {
419 slot = handle - blitq->done_blit_handle + blitq->cur -1;
420 if (slot >= VIA_NUM_BLIT_SLOTS) {
421 slot -= VIA_NUM_BLIT_SLOTS;
423 *queue = blitq->blit_queue + slot;
426 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
432 * Sync. Wait for at least three seconds for the blit to be performed.
436 via_dmablit_sync(drm_device_t *dev, uint32_t handle, int engine)
439 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
440 drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
441 wait_queue_head_t *queue;
444 if (via_dmablit_active(blitq, engine, handle, &queue)) {
445 DRM_WAIT_ON(ret, *queue, 3 * DRM_HZ,
446 !via_dmablit_active(blitq, engine, handle, NULL));
448 DRM_DEBUG("DMA blit sync handle 0x%x engine %d returned %d\n",
449 handle, engine, ret);
456 * A timer that regularly polls the blit engine in cases where we don't have interrupts:
457 * a) Broken hardware (typically those that don't have any video capture facility).
458 * b) Blit abort. The hardware doesn't send an interrupt when a blit is aborted.
459 * The timer and hardware IRQ's can and do work in parallel. If the hardware has
460 * irqs, it will shorten the latency somewhat.
466 via_dmablit_timer(unsigned long data)
468 drm_via_blitq_t *blitq = (drm_via_blitq_t *) data;
469 drm_device_t *dev = blitq->dev;
471 (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues);
473 DRM_DEBUG("Polling timer called for engine %d, jiffies %lu\n", engine,
474 (unsigned long) jiffies);
476 via_dmablit_handler(dev, engine, 0);
478 if (!timer_pending(&blitq->poll_timer)) {
479 blitq->poll_timer.expires = jiffies+1;
480 add_timer(&blitq->poll_timer);
483 * Rerun handler to delete timer if engines are off, and
484 * to shorten abort latency. This is a little nasty.
487 via_dmablit_handler(dev, engine, 0);
496 * Workqueue task that frees data and mappings associated with a blit.
497 * Also wakes up waiting processes. Each of these tasks handles one
498 * blit engine only and may not be called on each interrupt.
503 via_dmablit_workqueue(void *data)
505 drm_via_blitq_t *blitq = (drm_via_blitq_t *) data;
506 drm_device_t *dev = blitq->dev;
507 unsigned long irqsave;
508 drm_via_sg_info_t *cur_sg;
512 DRM_DEBUG("Workqueue task called for blit engine %ld\n",(unsigned long)
513 (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues));
515 spin_lock_irqsave(&blitq->blit_lock, irqsave);
517 while(blitq->serviced != blitq->cur) {
519 cur_released = blitq->serviced++;
521 DRM_DEBUG("Releasing blit slot %d\n", cur_released);
523 if (blitq->serviced >= VIA_NUM_BLIT_SLOTS)
526 cur_sg = blitq->blits[cur_released];
529 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
531 DRM_WAKEUP(&blitq->busy_queue);
533 via_free_sg_info(dev->pdev, cur_sg);
536 spin_lock_irqsave(&blitq->blit_lock, irqsave);
539 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
544 * Init all blit engines. Currently we use two, but some hardware have 4.
549 via_init_dmablit(drm_device_t *dev)
552 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
553 drm_via_blitq_t *blitq;
555 pci_set_master(dev->pdev);
557 for (i=0; i< VIA_NUM_BLIT_ENGINES; ++i) {
558 blitq = dev_priv->blit_queues + i;
560 blitq->cur_blit_handle = 0;
561 blitq->done_blit_handle = 0;
565 blitq->num_free = VIA_NUM_BLIT_SLOTS;
566 blitq->num_outstanding = 0;
567 blitq->is_active = 0;
569 spin_lock_init(&blitq->blit_lock);
570 for (j=0; j<VIA_NUM_BLIT_SLOTS; ++j) {
571 DRM_INIT_WAITQUEUE(blitq->blit_queue + j);
573 DRM_INIT_WAITQUEUE(&blitq->busy_queue);
574 INIT_WORK(&blitq->wq, via_dmablit_workqueue, blitq);
575 init_timer(&blitq->poll_timer);
576 blitq->poll_timer.function = &via_dmablit_timer;
577 blitq->poll_timer.data = (unsigned long) blitq;
582 * Build all info and do all mappings required for a blit.
587 via_build_sg_info(drm_device_t *dev, drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
589 int draw = xfer->to_fb;
592 vsg->direction = (draw) ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
593 vsg->bounce_buffer = NULL;
595 vsg->state = dr_via_sg_init;
597 if (xfer->num_lines <= 0 || xfer->line_length <= 0) {
598 DRM_ERROR("Zero size bitblt.\n");
599 return DRM_ERR(EINVAL);
603 * Below check is a driver limitation, not a hardware one. We
604 * don't want to lock unused pages, and don't want to incoporate the
605 * extra logic of avoiding them. Make sure there are no.
606 * (Not a big limitation anyway.)
609 if ((xfer->mem_stride - xfer->line_length) >= PAGE_SIZE) {
610 DRM_ERROR("Too large system memory stride. Stride: %d, "
611 "Length: %d\n", xfer->mem_stride, xfer->line_length);
612 return DRM_ERR(EINVAL);
615 if ((xfer->mem_stride == xfer->line_length) &&
616 (xfer->fb_stride == xfer->line_length)) {
617 xfer->mem_stride *= xfer->num_lines;
618 xfer->line_length = xfer->mem_stride;
619 xfer->fb_stride = xfer->mem_stride;
624 * Don't lock an arbitrary large number of pages, since that causes a
628 if (xfer->num_lines > 2048 || (xfer->num_lines*xfer->mem_stride > (2048*2048*4))) {
629 DRM_ERROR("Too large PCI DMA bitblt.\n");
630 return DRM_ERR(EINVAL);
634 * we allow a negative fb stride to allow flipping of images in
638 if (xfer->mem_stride < xfer->line_length ||
639 abs(xfer->fb_stride) < xfer->line_length) {
640 DRM_ERROR("Invalid frame-buffer / memory stride.\n");
641 return DRM_ERR(EINVAL);
645 * A hardware bug seems to be worked around if system memory addresses start on
646 * 16 byte boundaries. This seems a bit restrictive however. VIA is contacted
647 * about this. Meanwhile, impose the following restrictions:
651 if ((((unsigned long)xfer->mem_addr & 3) != ((unsigned long)xfer->fb_addr & 3)) ||
652 ((xfer->num_lines > 1) && ((xfer->mem_stride & 3) != (xfer->fb_stride & 3)))) {
653 DRM_ERROR("Invalid DRM bitblt alignment.\n");
654 return DRM_ERR(EINVAL);
657 if ((((unsigned long)xfer->mem_addr & 15) ||
658 ((unsigned long)xfer->fb_addr & 3)) ||
659 ((xfer->num_lines > 1) &&
660 ((xfer->mem_stride & 15) || (xfer->fb_stride & 3)))) {
661 DRM_ERROR("Invalid DRM bitblt alignment.\n");
662 return DRM_ERR(EINVAL);
666 if (0 != (ret = via_lock_all_dma_pages(vsg, xfer))) {
667 DRM_ERROR("Could not lock DMA pages.\n");
668 via_free_sg_info(dev->pdev, vsg);
672 via_map_blit_for_device(dev->pdev, xfer, vsg, 0);
673 if (0 != (ret = via_alloc_desc_pages(vsg))) {
674 DRM_ERROR("Could not allocate DMA descriptor pages.\n");
675 via_free_sg_info(dev->pdev, vsg);
678 via_map_blit_for_device(dev->pdev, xfer, vsg, 1);
685 * Reserve one free slot in the blit queue. Will wait for one second for one
686 * to become available. Otherwise -EBUSY is returned.
690 via_dmablit_grab_slot(drm_via_blitq_t *blitq, int engine)
693 unsigned long irqsave;
695 DRM_DEBUG("Num free is %d\n", blitq->num_free);
696 spin_lock_irqsave(&blitq->blit_lock, irqsave);
697 while(blitq->num_free == 0) {
698 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
700 DRM_WAIT_ON(ret, blitq->busy_queue, DRM_HZ, blitq->num_free > 0);
702 return (DRM_ERR(EINTR) == ret) ? DRM_ERR(EAGAIN) : ret;
705 spin_lock_irqsave(&blitq->blit_lock, irqsave);
709 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
715 * Hand back a free slot if we changed our mind.
719 via_dmablit_release_slot(drm_via_blitq_t *blitq)
721 unsigned long irqsave;
723 spin_lock_irqsave(&blitq->blit_lock, irqsave);
725 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
726 DRM_WAKEUP( &blitq->busy_queue );
730 * Grab a free slot. Build blit info and queue a blit.
735 via_dmablit(drm_device_t *dev, drm_via_dmablit_t *xfer)
737 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
738 drm_via_sg_info_t *vsg;
739 drm_via_blitq_t *blitq;
742 unsigned long irqsave;
744 if (dev_priv == NULL) {
745 DRM_ERROR("Called without initialization.\n");
746 return DRM_ERR(EINVAL);
749 engine = (xfer->to_fb) ? 0 : 1;
750 blitq = dev_priv->blit_queues + engine;
751 if (0 != (ret = via_dmablit_grab_slot(blitq, engine))) {
754 if (NULL == (vsg = kmalloc(sizeof(*vsg), GFP_KERNEL))) {
755 via_dmablit_release_slot(blitq);
756 return DRM_ERR(ENOMEM);
758 if (0 != (ret = via_build_sg_info(dev, vsg, xfer))) {
759 via_dmablit_release_slot(blitq);
763 spin_lock_irqsave(&blitq->blit_lock, irqsave);
765 blitq->blits[blitq->head++] = vsg;
766 if (blitq->head >= VIA_NUM_BLIT_SLOTS)
768 blitq->num_outstanding++;
769 xfer->sync.sync_handle = ++blitq->cur_blit_handle;
771 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
772 xfer->sync.engine = engine;
774 via_dmablit_handler(dev, engine, 0);
780 * Sync on a previously submitted blit. Note that the X server use signals extensively, and
781 * that there is a very big probability that this IOCTL will be interrupted by a signal. In that
782 * case it returns with -EAGAIN for the signal to be delivered.
783 * The caller should then reissue the IOCTL. This is similar to what is being done for drmGetLock().
787 via_dma_blit_sync( DRM_IOCTL_ARGS )
789 drm_via_blitsync_t sync;
793 DRM_COPY_FROM_USER_IOCTL(sync, (drm_via_blitsync_t *)data, sizeof(sync));
795 if (sync.engine >= VIA_NUM_BLIT_ENGINES)
796 return DRM_ERR(EINVAL);
798 err = via_dmablit_sync(dev, sync.sync_handle, sync.engine);
800 if (DRM_ERR(EINTR) == err)
801 err = DRM_ERR(EAGAIN);
808 * Queue a blit and hand back a handle to be used for sync. This IOCTL may be interrupted by a signal
809 * while waiting for a free slot in the blit queue. In that case it returns with -EAGAIN and should
810 * be reissued. See the above IOCTL code.
814 via_dma_blit( DRM_IOCTL_ARGS )
816 drm_via_dmablit_t xfer;
820 DRM_COPY_FROM_USER_IOCTL(xfer, (drm_via_dmablit_t __user *)data, sizeof(xfer));
822 err = via_dmablit(dev, &xfer);
824 DRM_COPY_TO_USER_IOCTL((void __user *)data, xfer, sizeof(xfer));