2 * MPC8572 DS Device Tree Source
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
14 model = "fsl,MPC8572DS";
15 compatible = "fsl,MPC8572DS";
38 d-cache-line-size = <32>; // 32 bytes
39 i-cache-line-size = <32>; // 32 bytes
40 d-cache-size = <0x8000>; // L1, 32K
41 i-cache-size = <0x8000>; // L1, 32K
42 timebase-frequency = <0>;
44 clock-frequency = <0>;
45 next-level-cache = <&L2>;
51 d-cache-line-size = <32>; // 32 bytes
52 i-cache-line-size = <32>; // 32 bytes
53 d-cache-size = <0x8000>; // L1, 32K
54 i-cache-size = <0x8000>; // L1, 32K
55 timebase-frequency = <0>;
57 clock-frequency = <0>;
58 next-level-cache = <&L2>;
63 device_type = "memory";
64 reg = <0x0 0x0>; // Filled by U-Boot
71 compatible = "simple-bus";
72 ranges = <0x0 0xffe00000 0x100000>;
73 reg = <0xffe00000 0x1000>; // CCSRBAR & soc regs, remove once parse code for immrbase fixed
74 bus-frequency = <0>; // Filled out by uboot.
76 memory-controller@2000 {
77 compatible = "fsl,mpc8572-memory-controller";
78 reg = <0x2000 0x1000>;
79 interrupt-parent = <&mpic>;
83 memory-controller@6000 {
84 compatible = "fsl,mpc8572-memory-controller";
85 reg = <0x6000 0x1000>;
86 interrupt-parent = <&mpic>;
90 L2: l2-cache-controller@20000 {
91 compatible = "fsl,mpc8572-l2-cache-controller";
92 reg = <0x20000 0x1000>;
93 cache-line-size = <32>; // 32 bytes
94 cache-size = <0x80000>; // L2, 512K
95 interrupt-parent = <&mpic>;
100 #address-cells = <1>;
103 compatible = "fsl-i2c";
104 reg = <0x3000 0x100>;
106 interrupt-parent = <&mpic>;
111 #address-cells = <1>;
114 compatible = "fsl-i2c";
115 reg = <0x3100 0x100>;
117 interrupt-parent = <&mpic>;
122 #address-cells = <1>;
124 compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
126 ranges = <0x0 0xc100 0x200>;
129 compatible = "fsl,mpc8572-dma-channel",
130 "fsl,eloplus-dma-channel";
133 interrupt-parent = <&mpic>;
137 compatible = "fsl,mpc8572-dma-channel",
138 "fsl,eloplus-dma-channel";
141 interrupt-parent = <&mpic>;
145 compatible = "fsl,mpc8572-dma-channel",
146 "fsl,eloplus-dma-channel";
149 interrupt-parent = <&mpic>;
153 compatible = "fsl,mpc8572-dma-channel",
154 "fsl,eloplus-dma-channel";
157 interrupt-parent = <&mpic>;
163 #address-cells = <1>;
165 compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
167 ranges = <0x0 0x21100 0x200>;
170 compatible = "fsl,mpc8572-dma-channel",
171 "fsl,eloplus-dma-channel";
174 interrupt-parent = <&mpic>;
178 compatible = "fsl,mpc8572-dma-channel",
179 "fsl,eloplus-dma-channel";
182 interrupt-parent = <&mpic>;
186 compatible = "fsl,mpc8572-dma-channel",
187 "fsl,eloplus-dma-channel";
190 interrupt-parent = <&mpic>;
194 compatible = "fsl,mpc8572-dma-channel",
195 "fsl,eloplus-dma-channel";
198 interrupt-parent = <&mpic>;
204 #address-cells = <1>;
206 compatible = "fsl,gianfar-mdio";
207 reg = <0x24520 0x20>;
209 phy0: ethernet-phy@0 {
210 interrupt-parent = <&mpic>;
214 phy1: ethernet-phy@1 {
215 interrupt-parent = <&mpic>;
219 phy2: ethernet-phy@2 {
220 interrupt-parent = <&mpic>;
224 phy3: ethernet-phy@3 {
225 interrupt-parent = <&mpic>;
231 enet0: ethernet@24000 {
233 device_type = "network";
235 compatible = "gianfar";
236 reg = <0x24000 0x1000>;
237 local-mac-address = [ 00 00 00 00 00 00 ];
238 interrupts = <29 2 30 2 34 2>;
239 interrupt-parent = <&mpic>;
240 phy-handle = <&phy0>;
241 phy-connection-type = "rgmii-id";
244 enet1: ethernet@25000 {
246 device_type = "network";
248 compatible = "gianfar";
249 reg = <0x25000 0x1000>;
250 local-mac-address = [ 00 00 00 00 00 00 ];
251 interrupts = <35 2 36 2 40 2>;
252 interrupt-parent = <&mpic>;
253 phy-handle = <&phy1>;
254 phy-connection-type = "rgmii-id";
257 enet2: ethernet@26000 {
259 device_type = "network";
261 compatible = "gianfar";
262 reg = <0x26000 0x1000>;
263 local-mac-address = [ 00 00 00 00 00 00 ];
264 interrupts = <31 2 32 2 33 2>;
265 interrupt-parent = <&mpic>;
266 phy-handle = <&phy2>;
267 phy-connection-type = "rgmii-id";
270 enet3: ethernet@27000 {
272 device_type = "network";
274 compatible = "gianfar";
275 reg = <0x27000 0x1000>;
276 local-mac-address = [ 00 00 00 00 00 00 ];
277 interrupts = <37 2 38 2 39 2>;
278 interrupt-parent = <&mpic>;
279 phy-handle = <&phy3>;
280 phy-connection-type = "rgmii-id";
283 serial0: serial@4500 {
285 device_type = "serial";
286 compatible = "ns16550";
287 reg = <0x4500 0x100>;
288 clock-frequency = <0>;
290 interrupt-parent = <&mpic>;
293 serial1: serial@4600 {
295 device_type = "serial";
296 compatible = "ns16550";
297 reg = <0x4600 0x100>;
298 clock-frequency = <0>;
300 interrupt-parent = <&mpic>;
303 global-utilities@e0000 { //global utilities block
304 compatible = "fsl,mpc8572-guts";
305 reg = <0xe0000 0x1000>;
310 compatible = "fsl,mpc8572-msi", "fsl,mpic-msi";
311 reg = <0x41600 0x80>;
312 msi-available-ranges = <0 0x100>;
322 interrupt-parent = <&mpic>;
326 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
327 "fsl,sec2.1", "fsl,sec2.0";
328 reg = <0x30000 0x10000>;
329 interrupts = <45 2 58 2>;
330 interrupt-parent = <&mpic>;
331 fsl,num-channels = <4>;
332 fsl,channel-fifo-len = <24>;
333 fsl,exec-units-mask = <0x9fe>;
334 fsl,descriptor-types-mask = <0x3ab0ebf>;
338 interrupt-controller;
339 #address-cells = <0>;
340 #interrupt-cells = <2>;
341 reg = <0x40000 0x40000>;
342 compatible = "chrp,open-pic";
343 device_type = "open-pic";
347 pci0: pcie@ffe08000 {
349 compatible = "fsl,mpc8548-pcie";
351 #interrupt-cells = <1>;
353 #address-cells = <3>;
354 reg = <0xffe08000 0x1000>;
356 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
357 0x1000000 0x0 0x0 0xffc00000 0x0 0x10000>;
358 clock-frequency = <33333333>;
359 interrupt-parent = <&mpic>;
361 interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
363 /* IDSEL 0x11 func 0 - PCI slot 1 */
364 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
365 0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
366 0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
367 0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
369 /* IDSEL 0x11 func 1 - PCI slot 1 */
370 0x8900 0x0 0x0 0x1 &mpic 0x2 0x1
371 0x8900 0x0 0x0 0x2 &mpic 0x3 0x1
372 0x8900 0x0 0x0 0x3 &mpic 0x4 0x1
373 0x8900 0x0 0x0 0x4 &mpic 0x1 0x1
375 /* IDSEL 0x11 func 2 - PCI slot 1 */
376 0x8a00 0x0 0x0 0x1 &mpic 0x2 0x1
377 0x8a00 0x0 0x0 0x2 &mpic 0x3 0x1
378 0x8a00 0x0 0x0 0x3 &mpic 0x4 0x1
379 0x8a00 0x0 0x0 0x4 &mpic 0x1 0x1
381 /* IDSEL 0x11 func 3 - PCI slot 1 */
382 0x8b00 0x0 0x0 0x1 &mpic 0x2 0x1
383 0x8b00 0x0 0x0 0x2 &mpic 0x3 0x1
384 0x8b00 0x0 0x0 0x3 &mpic 0x4 0x1
385 0x8b00 0x0 0x0 0x4 &mpic 0x1 0x1
387 /* IDSEL 0x11 func 4 - PCI slot 1 */
388 0x8c00 0x0 0x0 0x1 &mpic 0x2 0x1
389 0x8c00 0x0 0x0 0x2 &mpic 0x3 0x1
390 0x8c00 0x0 0x0 0x3 &mpic 0x4 0x1
391 0x8c00 0x0 0x0 0x4 &mpic 0x1 0x1
393 /* IDSEL 0x11 func 5 - PCI slot 1 */
394 0x8d00 0x0 0x0 0x1 &mpic 0x2 0x1
395 0x8d00 0x0 0x0 0x2 &mpic 0x3 0x1
396 0x8d00 0x0 0x0 0x3 &mpic 0x4 0x1
397 0x8d00 0x0 0x0 0x4 &mpic 0x1 0x1
399 /* IDSEL 0x11 func 6 - PCI slot 1 */
400 0x8e00 0x0 0x0 0x1 &mpic 0x2 0x1
401 0x8e00 0x0 0x0 0x2 &mpic 0x3 0x1
402 0x8e00 0x0 0x0 0x3 &mpic 0x4 0x1
403 0x8e00 0x0 0x0 0x4 &mpic 0x1 0x1
405 /* IDSEL 0x11 func 7 - PCI slot 1 */
406 0x8f00 0x0 0x0 0x1 &mpic 0x2 0x1
407 0x8f00 0x0 0x0 0x2 &mpic 0x3 0x1
408 0x8f00 0x0 0x0 0x3 &mpic 0x4 0x1
409 0x8f00 0x0 0x0 0x4 &mpic 0x1 0x1
411 /* IDSEL 0x12 func 0 - PCI slot 2 */
412 0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
413 0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
414 0x9000 0x0 0x0 0x3 &mpic 0x1 0x1
415 0x9000 0x0 0x0 0x4 &mpic 0x2 0x1
417 /* IDSEL 0x12 func 1 - PCI slot 2 */
418 0x9100 0x0 0x0 0x1 &mpic 0x3 0x1
419 0x9100 0x0 0x0 0x2 &mpic 0x4 0x1
420 0x9100 0x0 0x0 0x3 &mpic 0x1 0x1
421 0x9100 0x0 0x0 0x4 &mpic 0x2 0x1
423 /* IDSEL 0x12 func 2 - PCI slot 2 */
424 0x9200 0x0 0x0 0x1 &mpic 0x3 0x1
425 0x9200 0x0 0x0 0x2 &mpic 0x4 0x1
426 0x9200 0x0 0x0 0x3 &mpic 0x1 0x1
427 0x9200 0x0 0x0 0x4 &mpic 0x2 0x1
429 /* IDSEL 0x12 func 3 - PCI slot 2 */
430 0x9300 0x0 0x0 0x1 &mpic 0x3 0x1
431 0x9300 0x0 0x0 0x2 &mpic 0x4 0x1
432 0x9300 0x0 0x0 0x3 &mpic 0x1 0x1
433 0x9300 0x0 0x0 0x4 &mpic 0x2 0x1
435 /* IDSEL 0x12 func 4 - PCI slot 2 */
436 0x9400 0x0 0x0 0x1 &mpic 0x3 0x1
437 0x9400 0x0 0x0 0x2 &mpic 0x4 0x1
438 0x9400 0x0 0x0 0x3 &mpic 0x1 0x1
439 0x9400 0x0 0x0 0x4 &mpic 0x2 0x1
441 /* IDSEL 0x12 func 5 - PCI slot 2 */
442 0x9500 0x0 0x0 0x1 &mpic 0x3 0x1
443 0x9500 0x0 0x0 0x2 &mpic 0x4 0x1
444 0x9500 0x0 0x0 0x3 &mpic 0x1 0x1
445 0x9500 0x0 0x0 0x4 &mpic 0x2 0x1
447 /* IDSEL 0x12 func 6 - PCI slot 2 */
448 0x9600 0x0 0x0 0x1 &mpic 0x3 0x1
449 0x9600 0x0 0x0 0x2 &mpic 0x4 0x1
450 0x9600 0x0 0x0 0x3 &mpic 0x1 0x1
451 0x9600 0x0 0x0 0x4 &mpic 0x2 0x1
453 /* IDSEL 0x12 func 7 - PCI slot 2 */
454 0x9700 0x0 0x0 0x1 &mpic 0x3 0x1
455 0x9700 0x0 0x0 0x2 &mpic 0x4 0x1
456 0x9700 0x0 0x0 0x3 &mpic 0x1 0x1
457 0x9700 0x0 0x0 0x4 &mpic 0x2 0x1
460 0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
461 0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
462 0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
463 0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
466 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
469 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
470 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
472 // IDSEL 0x1f IDE/SATA
473 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
474 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
479 reg = <0x0 0x0 0x0 0x0 0x0>;
481 #address-cells = <3>;
483 ranges = <0x2000000 0x0 0x80000000
484 0x2000000 0x0 0x80000000
491 reg = <0x0 0x0 0x0 0x0 0x0>;
493 #address-cells = <3>;
494 ranges = <0x2000000 0x0 0x80000000
495 0x2000000 0x0 0x80000000
503 #interrupt-cells = <2>;
505 #address-cells = <2>;
506 reg = <0xf000 0x0 0x0 0x0 0x0>;
507 ranges = <0x1 0x0 0x1000000 0x0 0x0
509 interrupt-parent = <&i8259>;
511 i8259: interrupt-controller@20 {
515 interrupt-controller;
516 device_type = "interrupt-controller";
517 #address-cells = <0>;
518 #interrupt-cells = <2>;
519 compatible = "chrp,iic";
521 interrupt-parent = <&mpic>;
526 #address-cells = <1>;
527 reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
528 interrupts = <1 3 12 3>;
534 compatible = "pnpPNP,303";
539 compatible = "pnpPNP,f03";
544 compatible = "pnpPNP,b00";
545 reg = <0x1 0x70 0x2>;
549 reg = <0x1 0x400 0x80>;
557 pci1: pcie@ffe09000 {
559 compatible = "fsl,mpc8548-pcie";
561 #interrupt-cells = <1>;
563 #address-cells = <3>;
564 reg = <0xffe09000 0x1000>;
566 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
567 0x1000000 0x0 0x0 0xffc10000 0x0 0x10000>;
568 clock-frequency = <33333333>;
569 interrupt-parent = <&mpic>;
571 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
574 0000 0x0 0x0 0x1 &mpic 0x4 0x1
575 0000 0x0 0x0 0x2 &mpic 0x5 0x1
576 0000 0x0 0x0 0x3 &mpic 0x6 0x1
577 0000 0x0 0x0 0x4 &mpic 0x7 0x1
580 reg = <0x0 0x0 0x0 0x0 0x0>;
582 #address-cells = <3>;
584 ranges = <0x2000000 0x0 0xa0000000
585 0x2000000 0x0 0xa0000000
594 pci2: pcie@ffe0a000 {
596 compatible = "fsl,mpc8548-pcie";
598 #interrupt-cells = <1>;
600 #address-cells = <3>;
601 reg = <0xffe0a000 0x1000>;
603 ranges = <0x2000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
604 0x1000000 0x0 0x0 0xffc20000 0x0 0x10000>;
605 clock-frequency = <33333333>;
606 interrupt-parent = <&mpic>;
608 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
611 0000 0x0 0x0 0x1 &mpic 0x0 0x1
612 0000 0x0 0x0 0x2 &mpic 0x1 0x1
613 0000 0x0 0x0 0x3 &mpic 0x2 0x1
614 0000 0x0 0x0 0x4 &mpic 0x3 0x1
617 reg = <0x0 0x0 0x0 0x0 0x0>;
619 #address-cells = <3>;
621 ranges = <0x2000000 0x0 0xc0000000
622 0x2000000 0x0 0xc0000000