2 * ALSA driver for Intel ICH (i8x0) chipsets
4 * Copyright (c) 2000 Jaroslav Kysela <perex@suse.cz>
7 * This code also contains alpha support for SiS 735 chipsets provided
8 * by Mike Pieper <mptei@users.sourceforge.net>. We have no datasheet
9 * for SiS735, so the code is not fully functional.
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
29 #include <sound/driver.h>
31 #include <linux/delay.h>
32 #include <linux/interrupt.h>
33 #include <linux/init.h>
34 #include <linux/pci.h>
35 #include <linux/slab.h>
36 #include <linux/moduleparam.h>
37 #include <sound/core.h>
38 #include <sound/pcm.h>
39 #include <sound/ac97_codec.h>
40 #include <sound/info.h>
41 #include <sound/initval.h>
42 /* for 440MX workaround */
43 #include <asm/pgtable.h>
44 #include <asm/cacheflush.h>
46 MODULE_AUTHOR("Jaroslav Kysela <perex@suse.cz>");
47 MODULE_DESCRIPTION("Intel 82801AA,82901AB,i810,i820,i830,i840,i845,MX440; SiS 7012; Ali 5455");
48 MODULE_LICENSE("GPL");
49 MODULE_SUPPORTED_DEVICE("{{Intel,82801AA-ICH},"
50 "{Intel,82901AB-ICH0},"
51 "{Intel,82801BA-ICH2},"
52 "{Intel,82801CA-ICH3},"
53 "{Intel,82801DB-ICH4},"
61 "{NVidia,nForce Audio},"
62 "{NVidia,nForce2 Audio},"
67 static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
68 static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
69 static int ac97_clock = 0;
70 static char *ac97_quirk;
71 static int buggy_semaphore;
72 static int buggy_irq = -1; /* auto-check */
75 module_param(index, int, 0444);
76 MODULE_PARM_DESC(index, "Index value for Intel i8x0 soundcard.");
77 module_param(id, charp, 0444);
78 MODULE_PARM_DESC(id, "ID string for Intel i8x0 soundcard.");
79 module_param(ac97_clock, int, 0444);
80 MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (0 = auto-detect).");
81 module_param(ac97_quirk, charp, 0444);
82 MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
83 module_param(buggy_semaphore, bool, 0444);
84 MODULE_PARM_DESC(buggy_semaphore, "Enable workaround for hardwares with problematic codec semaphores.");
85 module_param(buggy_irq, bool, 0444);
86 MODULE_PARM_DESC(buggy_irq, "Enable workaround for buggy interrupts on some motherboards.");
87 module_param(xbox, bool, 0444);
88 MODULE_PARM_DESC(xbox, "Set to 1 for Xbox, if you have problems with the AC'97 codec detection.");
90 /* just for backward compatibility */
92 module_param(enable, bool, 0444);
94 module_param(joystick, int, 0444);
99 enum { DEVICE_INTEL, DEVICE_INTEL_ICH4, DEVICE_SIS, DEVICE_ALI, DEVICE_NFORCE };
101 #define ICHREG(x) ICH_REG_##x
103 #define DEFINE_REGSET(name,base) \
105 ICH_REG_##name##_BDBAR = base + 0x0, /* dword - buffer descriptor list base address */ \
106 ICH_REG_##name##_CIV = base + 0x04, /* byte - current index value */ \
107 ICH_REG_##name##_LVI = base + 0x05, /* byte - last valid index */ \
108 ICH_REG_##name##_SR = base + 0x06, /* byte - status register */ \
109 ICH_REG_##name##_PICB = base + 0x08, /* word - position in current buffer */ \
110 ICH_REG_##name##_PIV = base + 0x0a, /* byte - prefetched index value */ \
111 ICH_REG_##name##_CR = base + 0x0b, /* byte - control register */ \
114 /* busmaster blocks */
115 DEFINE_REGSET(OFF, 0); /* offset */
116 DEFINE_REGSET(PI, 0x00); /* PCM in */
117 DEFINE_REGSET(PO, 0x10); /* PCM out */
118 DEFINE_REGSET(MC, 0x20); /* Mic in */
120 /* ICH4 busmaster blocks */
121 DEFINE_REGSET(MC2, 0x40); /* Mic in 2 */
122 DEFINE_REGSET(PI2, 0x50); /* PCM in 2 */
123 DEFINE_REGSET(SP, 0x60); /* SPDIF out */
125 /* values for each busmaster block */
128 #define ICH_REG_LVI_MASK 0x1f
131 #define ICH_FIFOE 0x10 /* FIFO error */
132 #define ICH_BCIS 0x08 /* buffer completion interrupt status */
133 #define ICH_LVBCI 0x04 /* last valid buffer completion interrupt */
134 #define ICH_CELV 0x02 /* current equals last valid */
135 #define ICH_DCH 0x01 /* DMA controller halted */
138 #define ICH_REG_PIV_MASK 0x1f /* mask */
141 #define ICH_IOCE 0x10 /* interrupt on completion enable */
142 #define ICH_FEIE 0x08 /* fifo error interrupt enable */
143 #define ICH_LVBIE 0x04 /* last valid buffer interrupt enable */
144 #define ICH_RESETREGS 0x02 /* reset busmaster registers */
145 #define ICH_STARTBM 0x01 /* start busmaster operation */
149 #define ICH_REG_GLOB_CNT 0x2c /* dword - global control */
150 #define ICH_PCM_SPDIF_MASK 0xc0000000 /* s/pdif pcm slot mask (ICH4) */
151 #define ICH_PCM_SPDIF_NONE 0x00000000 /* reserved - undefined */
152 #define ICH_PCM_SPDIF_78 0x40000000 /* s/pdif pcm on slots 7&8 */
153 #define ICH_PCM_SPDIF_69 0x80000000 /* s/pdif pcm on slots 6&9 */
154 #define ICH_PCM_SPDIF_1011 0xc0000000 /* s/pdif pcm on slots 10&11 */
155 #define ICH_PCM_20BIT 0x00400000 /* 20-bit samples (ICH4) */
156 #define ICH_PCM_246_MASK 0x00300000 /* 6 channels (not all chips) */
157 #define ICH_PCM_6 0x00200000 /* 6 channels (not all chips) */
158 #define ICH_PCM_4 0x00100000 /* 4 channels (not all chips) */
159 #define ICH_PCM_2 0x00000000 /* 2 channels (stereo) */
160 #define ICH_SIS_PCM_246_MASK 0x000000c0 /* 6 channels (SIS7012) */
161 #define ICH_SIS_PCM_6 0x00000080 /* 6 channels (SIS7012) */
162 #define ICH_SIS_PCM_4 0x00000040 /* 4 channels (SIS7012) */
163 #define ICH_SIS_PCM_2 0x00000000 /* 2 channels (SIS7012) */
164 #define ICH_TRIE 0x00000040 /* tertiary resume interrupt enable */
165 #define ICH_SRIE 0x00000020 /* secondary resume interrupt enable */
166 #define ICH_PRIE 0x00000010 /* primary resume interrupt enable */
167 #define ICH_ACLINK 0x00000008 /* AClink shut off */
168 #define ICH_AC97WARM 0x00000004 /* AC'97 warm reset */
169 #define ICH_AC97COLD 0x00000002 /* AC'97 cold reset */
170 #define ICH_GIE 0x00000001 /* GPI interrupt enable */
171 #define ICH_REG_GLOB_STA 0x30 /* dword - global status */
172 #define ICH_TRI 0x20000000 /* ICH4: tertiary (AC_SDIN2) resume interrupt */
173 #define ICH_TCR 0x10000000 /* ICH4: tertiary (AC_SDIN2) codec ready */
174 #define ICH_BCS 0x08000000 /* ICH4: bit clock stopped */
175 #define ICH_SPINT 0x04000000 /* ICH4: S/PDIF interrupt */
176 #define ICH_P2INT 0x02000000 /* ICH4: PCM2-In interrupt */
177 #define ICH_M2INT 0x01000000 /* ICH4: Mic2-In interrupt */
178 #define ICH_SAMPLE_CAP 0x00c00000 /* ICH4: sample capability bits (RO) */
179 #define ICH_SAMPLE_16_20 0x00400000 /* ICH4: 16- and 20-bit samples */
180 #define ICH_MULTICHAN_CAP 0x00300000 /* ICH4: multi-channel capability bits (RO) */
181 #define ICH_SIS_TRI 0x00080000 /* SIS: tertiary resume irq */
182 #define ICH_SIS_TCR 0x00040000 /* SIS: tertiary codec ready */
183 #define ICH_MD3 0x00020000 /* modem power down semaphore */
184 #define ICH_AD3 0x00010000 /* audio power down semaphore */
185 #define ICH_RCS 0x00008000 /* read completion status */
186 #define ICH_BIT3 0x00004000 /* bit 3 slot 12 */
187 #define ICH_BIT2 0x00002000 /* bit 2 slot 12 */
188 #define ICH_BIT1 0x00001000 /* bit 1 slot 12 */
189 #define ICH_SRI 0x00000800 /* secondary (AC_SDIN1) resume interrupt */
190 #define ICH_PRI 0x00000400 /* primary (AC_SDIN0) resume interrupt */
191 #define ICH_SCR 0x00000200 /* secondary (AC_SDIN1) codec ready */
192 #define ICH_PCR 0x00000100 /* primary (AC_SDIN0) codec ready */
193 #define ICH_MCINT 0x00000080 /* MIC capture interrupt */
194 #define ICH_POINT 0x00000040 /* playback interrupt */
195 #define ICH_PIINT 0x00000020 /* capture interrupt */
196 #define ICH_NVSPINT 0x00000010 /* nforce spdif interrupt */
197 #define ICH_MOINT 0x00000004 /* modem playback interrupt */
198 #define ICH_MIINT 0x00000002 /* modem capture interrupt */
199 #define ICH_GSCI 0x00000001 /* GPI status change interrupt */
200 #define ICH_REG_ACC_SEMA 0x34 /* byte - codec write semaphore */
201 #define ICH_CAS 0x01 /* codec access semaphore */
202 #define ICH_REG_SDM 0x80
203 #define ICH_DI2L_MASK 0x000000c0 /* PCM In 2, Mic In 2 data in line */
204 #define ICH_DI2L_SHIFT 6
205 #define ICH_DI1L_MASK 0x00000030 /* PCM In 1, Mic In 1 data in line */
206 #define ICH_DI1L_SHIFT 4
207 #define ICH_SE 0x00000008 /* steer enable */
208 #define ICH_LDI_MASK 0x00000003 /* last codec read data input */
210 #define ICH_MAX_FRAGS 32 /* max hw frags */
214 * registers for Ali5455
217 /* ALi 5455 busmaster blocks */
218 DEFINE_REGSET(AL_PI, 0x40); /* ALi PCM in */
219 DEFINE_REGSET(AL_PO, 0x50); /* Ali PCM out */
220 DEFINE_REGSET(AL_MC, 0x60); /* Ali Mic in */
221 DEFINE_REGSET(AL_CDC_SPO, 0x70); /* Ali Codec SPDIF out */
222 DEFINE_REGSET(AL_CENTER, 0x80); /* Ali center out */
223 DEFINE_REGSET(AL_LFE, 0x90); /* Ali center out */
224 DEFINE_REGSET(AL_CLR_SPI, 0xa0); /* Ali Controller SPDIF in */
225 DEFINE_REGSET(AL_CLR_SPO, 0xb0); /* Ali Controller SPDIF out */
226 DEFINE_REGSET(AL_I2S, 0xc0); /* Ali I2S in */
227 DEFINE_REGSET(AL_PI2, 0xd0); /* Ali PCM2 in */
228 DEFINE_REGSET(AL_MC2, 0xe0); /* Ali Mic2 in */
231 ICH_REG_ALI_SCR = 0x00, /* System Control Register */
232 ICH_REG_ALI_SSR = 0x04, /* System Status Register */
233 ICH_REG_ALI_DMACR = 0x08, /* DMA Control Register */
234 ICH_REG_ALI_FIFOCR1 = 0x0c, /* FIFO Control Register 1 */
235 ICH_REG_ALI_INTERFACECR = 0x10, /* Interface Control Register */
236 ICH_REG_ALI_INTERRUPTCR = 0x14, /* Interrupt control Register */
237 ICH_REG_ALI_INTERRUPTSR = 0x18, /* Interrupt Status Register */
238 ICH_REG_ALI_FIFOCR2 = 0x1c, /* FIFO Control Register 2 */
239 ICH_REG_ALI_CPR = 0x20, /* Command Port Register */
240 ICH_REG_ALI_CPR_ADDR = 0x22, /* ac97 addr write */
241 ICH_REG_ALI_SPR = 0x24, /* Status Port Register */
242 ICH_REG_ALI_SPR_ADDR = 0x26, /* ac97 addr read */
243 ICH_REG_ALI_FIFOCR3 = 0x2c, /* FIFO Control Register 3 */
244 ICH_REG_ALI_TTSR = 0x30, /* Transmit Tag Slot Register */
245 ICH_REG_ALI_RTSR = 0x34, /* Receive Tag Slot Register */
246 ICH_REG_ALI_CSPSR = 0x38, /* Command/Status Port Status Register */
247 ICH_REG_ALI_CAS = 0x3c, /* Codec Write Semaphore Register */
248 ICH_REG_ALI_HWVOL = 0xf0, /* hardware volume control/status */
249 ICH_REG_ALI_I2SCR = 0xf4, /* I2S control/status */
250 ICH_REG_ALI_SPDIFCSR = 0xf8, /* spdif channel status register */
251 ICH_REG_ALI_SPDIFICS = 0xfc, /* spdif interface control/status */
254 #define ALI_CAS_SEM_BUSY 0x80000000
255 #define ALI_CPR_ADDR_SECONDARY 0x100
256 #define ALI_CPR_ADDR_READ 0x80
257 #define ALI_CSPSR_CODEC_READY 0x08
258 #define ALI_CSPSR_READ_OK 0x02
259 #define ALI_CSPSR_WRITE_OK 0x01
261 /* interrupts for the whole chip by interrupt status register finish */
263 #define ALI_INT_MICIN2 (1<<26)
264 #define ALI_INT_PCMIN2 (1<<25)
265 #define ALI_INT_I2SIN (1<<24)
266 #define ALI_INT_SPDIFOUT (1<<23) /* controller spdif out INTERRUPT */
267 #define ALI_INT_SPDIFIN (1<<22)
268 #define ALI_INT_LFEOUT (1<<21)
269 #define ALI_INT_CENTEROUT (1<<20)
270 #define ALI_INT_CODECSPDIFOUT (1<<19)
271 #define ALI_INT_MICIN (1<<18)
272 #define ALI_INT_PCMOUT (1<<17)
273 #define ALI_INT_PCMIN (1<<16)
274 #define ALI_INT_CPRAIS (1<<7) /* command port available */
275 #define ALI_INT_SPRAIS (1<<5) /* status port available */
276 #define ALI_INT_GPIO (1<<1)
277 #define ALI_INT_MASK (ALI_INT_SPDIFOUT|ALI_INT_CODECSPDIFOUT|\
278 ALI_INT_MICIN|ALI_INT_PCMOUT|ALI_INT_PCMIN)
280 #define ICH_ALI_SC_RESET (1<<31) /* master reset */
281 #define ICH_ALI_SC_AC97_DBL (1<<30)
282 #define ICH_ALI_SC_CODEC_SPDF (3<<20) /* 1=7/8, 2=6/9, 3=10/11 */
283 #define ICH_ALI_SC_IN_BITS (3<<18)
284 #define ICH_ALI_SC_OUT_BITS (3<<16)
285 #define ICH_ALI_SC_6CH_CFG (3<<14)
286 #define ICH_ALI_SC_PCM_4 (1<<8)
287 #define ICH_ALI_SC_PCM_6 (2<<8)
288 #define ICH_ALI_SC_PCM_246_MASK (3<<8)
290 #define ICH_ALI_SS_SEC_ID (3<<5)
291 #define ICH_ALI_SS_PRI_ID (3<<3)
293 #define ICH_ALI_IF_AC97SP (1<<21)
294 #define ICH_ALI_IF_MC (1<<20)
295 #define ICH_ALI_IF_PI (1<<19)
296 #define ICH_ALI_IF_MC2 (1<<18)
297 #define ICH_ALI_IF_PI2 (1<<17)
298 #define ICH_ALI_IF_LINE_SRC (1<<15) /* 0/1 = slot 3/6 */
299 #define ICH_ALI_IF_MIC_SRC (1<<14) /* 0/1 = slot 3/6 */
300 #define ICH_ALI_IF_SPDF_SRC (3<<12) /* 00 = PCM, 01 = AC97-in, 10 = spdif-in, 11 = i2s */
301 #define ICH_ALI_IF_AC97_OUT (3<<8) /* 00 = PCM, 10 = spdif-in, 11 = i2s */
302 #define ICH_ALI_IF_PO_SPDF (1<<3)
303 #define ICH_ALI_IF_PO (1<<1)
316 ICHD_LAST = ICHD_SPBAR
332 ALID_LAST = ALID_SPDIFOUT
335 #define get_ichdev(substream) (substream->runtime->private_data)
338 unsigned int ichd; /* ich device number */
339 unsigned long reg_offset; /* offset to bmaddr */
340 u32 *bdbar; /* CPU address (32bit) */
341 unsigned int bdbar_addr; /* PCI bus address (32bit) */
342 struct snd_pcm_substream *substream;
343 unsigned int physbuf; /* physical address (32bit) */
345 unsigned int fragsize;
346 unsigned int fragsize1;
347 unsigned int position;
348 unsigned int pos_shift;
355 unsigned int ack_bit;
356 unsigned int roff_sr;
357 unsigned int roff_picb;
358 unsigned int int_sta_mask; /* interrupt status mask */
359 unsigned int ali_slot; /* ALI DMA slot */
360 struct ac97_pcm *pcm;
362 unsigned int page_attr_changed: 1;
363 unsigned int suspended: 1;
367 unsigned int device_type;
373 void __iomem *remap_addr;
374 unsigned int bm_mmio;
375 unsigned long bmaddr;
376 void __iomem *remap_bmaddr;
379 struct snd_card *card;
382 struct snd_pcm *pcm[6];
383 struct ichdev ichd[6];
389 unsigned in_ac97_init: 1,
391 unsigned in_measurement: 1; /* during ac97 clock measurement */
392 unsigned fix_nocache: 1; /* workaround for 440MX */
393 unsigned buggy_irq: 1; /* workaround for buggy mobos */
394 unsigned xbox: 1; /* workaround for Xbox AC'97 detection */
395 unsigned buggy_semaphore: 1; /* workaround for buggy codec semaphore */
397 int spdif_idx; /* SPDIF BAR index; *_SPBAR or -1 if use PCMOUT */
398 unsigned int sdm_saved; /* SDM reg value */
400 struct snd_ac97_bus *ac97_bus;
401 struct snd_ac97 *ac97[3];
402 unsigned int ac97_sdin[3];
403 unsigned int max_codecs, ncodecs;
404 unsigned int *codec_bit;
405 unsigned int codec_isr_bits;
406 unsigned int codec_ready_bits;
411 struct snd_dma_buffer bdbars;
412 u32 int_sta_reg; /* interrupt status register */
413 u32 int_sta_mask; /* interrupt status mask */
416 static struct pci_device_id snd_intel8x0_ids[] = {
417 { 0x8086, 0x2415, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* 82801AA */
418 { 0x8086, 0x2425, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* 82901AB */
419 { 0x8086, 0x2445, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* 82801BA */
420 { 0x8086, 0x2485, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* ICH3 */
421 { 0x8086, 0x24c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL_ICH4 }, /* ICH4 */
422 { 0x8086, 0x24d5, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL_ICH4 }, /* ICH5 */
423 { 0x8086, 0x25a6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL_ICH4 }, /* ESB */
424 { 0x8086, 0x266e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL_ICH4 }, /* ICH6 */
425 { 0x8086, 0x27de, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL_ICH4 }, /* ICH7 */
426 { 0x8086, 0x2698, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL_ICH4 }, /* ESB2 */
427 { 0x8086, 0x7195, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* 440MX */
428 { 0x1039, 0x7012, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_SIS }, /* SI7012 */
429 { 0x10de, 0x01b1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* NFORCE */
430 { 0x10de, 0x003a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* MCP04 */
431 { 0x10de, 0x006a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* NFORCE2 */
432 { 0x10de, 0x0059, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* CK804 */
433 { 0x10de, 0x008a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* CK8 */
434 { 0x10de, 0x00da, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* NFORCE3 */
435 { 0x10de, 0x00ea, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* CK8S */
436 { 0x10de, 0x026b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* MCP51 */
437 { 0x1022, 0x746d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* AMD8111 */
438 { 0x1022, 0x7445, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* AMD768 */
439 { 0x10b9, 0x5455, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_ALI }, /* Ali5455 */
443 MODULE_DEVICE_TABLE(pci, snd_intel8x0_ids);
446 * Lowlevel I/O - busmaster
449 static u8 igetbyte(struct intel8x0 *chip, u32 offset)
452 return readb(chip->remap_bmaddr + offset);
454 return inb(chip->bmaddr + offset);
457 static u16 igetword(struct intel8x0 *chip, u32 offset)
460 return readw(chip->remap_bmaddr + offset);
462 return inw(chip->bmaddr + offset);
465 static u32 igetdword(struct intel8x0 *chip, u32 offset)
468 return readl(chip->remap_bmaddr + offset);
470 return inl(chip->bmaddr + offset);
473 static void iputbyte(struct intel8x0 *chip, u32 offset, u8 val)
476 writeb(val, chip->remap_bmaddr + offset);
478 outb(val, chip->bmaddr + offset);
481 static void iputword(struct intel8x0 *chip, u32 offset, u16 val)
484 writew(val, chip->remap_bmaddr + offset);
486 outw(val, chip->bmaddr + offset);
489 static void iputdword(struct intel8x0 *chip, u32 offset, u32 val)
492 writel(val, chip->remap_bmaddr + offset);
494 outl(val, chip->bmaddr + offset);
498 * Lowlevel I/O - AC'97 registers
501 static u16 iagetword(struct intel8x0 *chip, u32 offset)
504 return readw(chip->remap_addr + offset);
506 return inw(chip->addr + offset);
509 static void iaputword(struct intel8x0 *chip, u32 offset, u16 val)
512 writew(val, chip->remap_addr + offset);
514 outw(val, chip->addr + offset);
522 * access to AC97 codec via normal i/o (for ICH and SIS7012)
525 static int snd_intel8x0_codec_semaphore(struct intel8x0 *chip, unsigned int codec)
531 if (chip->in_sdin_init) {
532 /* we don't know the ready bit assignment at the moment */
533 /* so we check any */
534 codec = chip->codec_isr_bits;
536 codec = chip->codec_bit[chip->ac97_sdin[codec]];
540 if ((igetdword(chip, ICHREG(GLOB_STA)) & codec) == 0)
543 if (chip->buggy_semaphore)
544 return 0; /* just ignore ... */
546 /* Anyone holding a semaphore for 1 msec should be shot... */
549 if (!(igetbyte(chip, ICHREG(ACC_SEMA)) & ICH_CAS))
554 /* access to some forbidden (non existant) ac97 registers will not
555 * reset the semaphore. So even if you don't get the semaphore, still
556 * continue the access. We don't need the semaphore anyway. */
557 snd_printk(KERN_ERR "codec_semaphore: semaphore is not ready [0x%x][0x%x]\n",
558 igetbyte(chip, ICHREG(ACC_SEMA)), igetdword(chip, ICHREG(GLOB_STA)));
559 iagetword(chip, 0); /* clear semaphore flag */
560 /* I don't care about the semaphore */
564 static void snd_intel8x0_codec_write(struct snd_ac97 *ac97,
568 struct intel8x0 *chip = ac97->private_data;
570 if (snd_intel8x0_codec_semaphore(chip, ac97->num) < 0) {
571 if (! chip->in_ac97_init)
572 snd_printk(KERN_ERR "codec_write %d: semaphore is not ready for register 0x%x\n", ac97->num, reg);
574 iaputword(chip, reg + ac97->num * 0x80, val);
577 static unsigned short snd_intel8x0_codec_read(struct snd_ac97 *ac97,
580 struct intel8x0 *chip = ac97->private_data;
584 if (snd_intel8x0_codec_semaphore(chip, ac97->num) < 0) {
585 if (! chip->in_ac97_init)
586 snd_printk(KERN_ERR "codec_read %d: semaphore is not ready for register 0x%x\n", ac97->num, reg);
589 res = iagetword(chip, reg + ac97->num * 0x80);
590 if ((tmp = igetdword(chip, ICHREG(GLOB_STA))) & ICH_RCS) {
591 /* reset RCS and preserve other R/WC bits */
592 iputdword(chip, ICHREG(GLOB_STA), tmp &
593 ~(chip->codec_ready_bits | ICH_GSCI));
594 if (! chip->in_ac97_init)
595 snd_printk(KERN_ERR "codec_read %d: read timeout for register 0x%x\n", ac97->num, reg);
602 static void __devinit snd_intel8x0_codec_read_test(struct intel8x0 *chip,
607 if (snd_intel8x0_codec_semaphore(chip, codec) >= 0) {
608 iagetword(chip, codec * 0x80);
609 if ((tmp = igetdword(chip, ICHREG(GLOB_STA))) & ICH_RCS) {
610 /* reset RCS and preserve other R/WC bits */
611 iputdword(chip, ICHREG(GLOB_STA), tmp &
612 ~(chip->codec_ready_bits | ICH_GSCI));
618 * access to AC97 for Ali5455
620 static int snd_intel8x0_ali_codec_ready(struct intel8x0 *chip, int mask)
623 for (count = 0; count < 0x7f; count++) {
624 int val = igetbyte(chip, ICHREG(ALI_CSPSR));
628 if (! chip->in_ac97_init)
629 snd_printd(KERN_WARNING "intel8x0: AC97 codec ready timeout.\n");
633 static int snd_intel8x0_ali_codec_semaphore(struct intel8x0 *chip)
636 if (chip->buggy_semaphore)
637 return 0; /* just ignore ... */
638 while (time-- && (igetdword(chip, ICHREG(ALI_CAS)) & ALI_CAS_SEM_BUSY))
640 if (! time && ! chip->in_ac97_init)
641 snd_printk(KERN_WARNING "ali_codec_semaphore timeout\n");
642 return snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_CODEC_READY);
645 static unsigned short snd_intel8x0_ali_codec_read(struct snd_ac97 *ac97, unsigned short reg)
647 struct intel8x0 *chip = ac97->private_data;
648 unsigned short data = 0xffff;
650 if (snd_intel8x0_ali_codec_semaphore(chip))
652 reg |= ALI_CPR_ADDR_READ;
654 reg |= ALI_CPR_ADDR_SECONDARY;
655 iputword(chip, ICHREG(ALI_CPR_ADDR), reg);
656 if (snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_READ_OK))
658 data = igetword(chip, ICHREG(ALI_SPR));
663 static void snd_intel8x0_ali_codec_write(struct snd_ac97 *ac97, unsigned short reg,
666 struct intel8x0 *chip = ac97->private_data;
668 if (snd_intel8x0_ali_codec_semaphore(chip))
670 iputword(chip, ICHREG(ALI_CPR), val);
672 reg |= ALI_CPR_ADDR_SECONDARY;
673 iputword(chip, ICHREG(ALI_CPR_ADDR), reg);
674 snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_WRITE_OK);
681 static void snd_intel8x0_setup_periods(struct intel8x0 *chip, struct ichdev *ichdev)
684 u32 *bdbar = ichdev->bdbar;
685 unsigned long port = ichdev->reg_offset;
687 iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
688 if (ichdev->size == ichdev->fragsize) {
689 ichdev->ack_reload = ichdev->ack = 2;
690 ichdev->fragsize1 = ichdev->fragsize >> 1;
691 for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 4) {
692 bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf);
693 bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
694 ichdev->fragsize1 >> ichdev->pos_shift);
695 bdbar[idx + 2] = cpu_to_le32(ichdev->physbuf + (ichdev->size >> 1));
696 bdbar[idx + 3] = cpu_to_le32(0x80000000 | /* interrupt on completion */
697 ichdev->fragsize1 >> ichdev->pos_shift);
701 ichdev->ack_reload = ichdev->ack = 1;
702 ichdev->fragsize1 = ichdev->fragsize;
703 for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 2) {
704 bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf +
705 (((idx >> 1) * ichdev->fragsize) %
707 bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
708 ichdev->fragsize >> ichdev->pos_shift);
710 printk("bdbar[%i] = 0x%x [0x%x]\n",
711 idx + 0, bdbar[idx + 0], bdbar[idx + 1]);
714 ichdev->frags = ichdev->size / ichdev->fragsize;
716 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi = ICH_REG_LVI_MASK);
718 iputbyte(chip, port + ICH_REG_OFF_CIV, 0);
719 ichdev->lvi_frag = ICH_REG_LVI_MASK % ichdev->frags;
720 ichdev->position = 0;
722 printk("lvi_frag = %i, frags = %i, period_size = 0x%x, period_size1 = 0x%x\n",
723 ichdev->lvi_frag, ichdev->frags, ichdev->fragsize, ichdev->fragsize1);
725 /* clear interrupts */
726 iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
731 * Intel 82443MX running a 100MHz processor system bus has a hardware bug,
732 * which aborts PCI busmaster for audio transfer. A workaround is to set
733 * the pages as non-cached. For details, see the errata in
734 * http://www.intel.com/design/chipsets/specupdt/245051.htm
736 static void fill_nocache(void *buf, int size, int nocache)
738 size = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
739 change_page_attr(virt_to_page(buf), size, nocache ? PAGE_KERNEL_NOCACHE : PAGE_KERNEL);
743 #define fill_nocache(buf,size,nocache)
750 static inline void snd_intel8x0_update(struct intel8x0 *chip, struct ichdev *ichdev)
752 unsigned long port = ichdev->reg_offset;
753 int status, civ, i, step;
756 spin_lock(&chip->reg_lock);
757 status = igetbyte(chip, port + ichdev->roff_sr);
758 civ = igetbyte(chip, port + ICH_REG_OFF_CIV);
759 if (!(status & ICH_BCIS)) {
761 } else if (civ == ichdev->civ) {
762 // snd_printd("civ same %d\n", civ);
765 ichdev->civ &= ICH_REG_LVI_MASK;
767 step = civ - ichdev->civ;
769 step += ICH_REG_LVI_MASK + 1;
771 // snd_printd("step = %d, %d -> %d\n", step, ichdev->civ, civ);
775 ichdev->position += step * ichdev->fragsize1;
776 if (! chip->in_measurement)
777 ichdev->position %= ichdev->size;
779 ichdev->lvi &= ICH_REG_LVI_MASK;
780 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
781 for (i = 0; i < step; i++) {
783 ichdev->lvi_frag %= ichdev->frags;
784 ichdev->bdbar[ichdev->lvi * 2] = cpu_to_le32(ichdev->physbuf + ichdev->lvi_frag * ichdev->fragsize1);
786 printk("new: bdbar[%i] = 0x%x [0x%x], prefetch = %i, all = 0x%x, 0x%x\n",
787 ichdev->lvi * 2, ichdev->bdbar[ichdev->lvi * 2],
788 ichdev->bdbar[ichdev->lvi * 2 + 1], inb(ICH_REG_OFF_PIV + port),
789 inl(port + 4), inb(port + ICH_REG_OFF_CR));
791 if (--ichdev->ack == 0) {
792 ichdev->ack = ichdev->ack_reload;
796 spin_unlock(&chip->reg_lock);
797 if (ack && ichdev->substream) {
798 snd_pcm_period_elapsed(ichdev->substream);
800 iputbyte(chip, port + ichdev->roff_sr,
801 status & (ICH_FIFOE | ICH_BCIS | ICH_LVBCI));
804 static irqreturn_t snd_intel8x0_interrupt(int irq, void *dev_id, struct pt_regs *regs)
806 struct intel8x0 *chip = dev_id;
807 struct ichdev *ichdev;
811 status = igetdword(chip, chip->int_sta_reg);
812 if (status == 0xffffffff) /* we are not yet resumed */
815 if ((status & chip->int_sta_mask) == 0) {
818 iputdword(chip, chip->int_sta_reg, status);
819 if (! chip->buggy_irq)
822 return IRQ_RETVAL(status);
825 for (i = 0; i < chip->bdbars_count; i++) {
826 ichdev = &chip->ichd[i];
827 if (status & ichdev->int_sta_mask)
828 snd_intel8x0_update(chip, ichdev);
832 iputdword(chip, chip->int_sta_reg, status & chip->int_sta_mask);
841 static int snd_intel8x0_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
843 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
844 struct ichdev *ichdev = get_ichdev(substream);
845 unsigned char val = 0;
846 unsigned long port = ichdev->reg_offset;
849 case SNDRV_PCM_TRIGGER_RESUME:
850 ichdev->suspended = 0;
852 case SNDRV_PCM_TRIGGER_START:
853 val = ICH_IOCE | ICH_STARTBM;
855 case SNDRV_PCM_TRIGGER_SUSPEND:
856 ichdev->suspended = 1;
858 case SNDRV_PCM_TRIGGER_STOP:
861 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
864 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
865 val = ICH_IOCE | ICH_STARTBM;
870 iputbyte(chip, port + ICH_REG_OFF_CR, val);
871 if (cmd == SNDRV_PCM_TRIGGER_STOP) {
872 /* wait until DMA stopped */
873 while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH)) ;
874 /* reset whole DMA things */
875 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
880 static int snd_intel8x0_ali_trigger(struct snd_pcm_substream *substream, int cmd)
882 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
883 struct ichdev *ichdev = get_ichdev(substream);
884 unsigned long port = ichdev->reg_offset;
885 static int fiforeg[] = {
886 ICHREG(ALI_FIFOCR1), ICHREG(ALI_FIFOCR2), ICHREG(ALI_FIFOCR3)
888 unsigned int val, fifo;
890 val = igetdword(chip, ICHREG(ALI_DMACR));
892 case SNDRV_PCM_TRIGGER_RESUME:
893 ichdev->suspended = 0;
895 case SNDRV_PCM_TRIGGER_START:
896 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
897 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
898 /* clear FIFO for synchronization of channels */
899 fifo = igetdword(chip, fiforeg[ichdev->ali_slot / 4]);
900 fifo &= ~(0xff << (ichdev->ali_slot % 4));
901 fifo |= 0x83 << (ichdev->ali_slot % 4);
902 iputdword(chip, fiforeg[ichdev->ali_slot / 4], fifo);
904 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE);
905 val &= ~(1 << (ichdev->ali_slot + 16)); /* clear PAUSE flag */
907 iputdword(chip, ICHREG(ALI_DMACR), val | (1 << ichdev->ali_slot));
909 case SNDRV_PCM_TRIGGER_SUSPEND:
910 ichdev->suspended = 1;
912 case SNDRV_PCM_TRIGGER_STOP:
913 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
915 iputdword(chip, ICHREG(ALI_DMACR), val | (1 << (ichdev->ali_slot + 16)));
916 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
917 while (igetbyte(chip, port + ICH_REG_OFF_CR))
919 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH)
921 /* reset whole DMA things */
922 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
923 /* clear interrupts */
924 iputbyte(chip, port + ICH_REG_OFF_SR,
925 igetbyte(chip, port + ICH_REG_OFF_SR) | 0x1e);
926 iputdword(chip, ICHREG(ALI_INTERRUPTSR),
927 igetdword(chip, ICHREG(ALI_INTERRUPTSR)) & ichdev->int_sta_mask);
935 static int snd_intel8x0_hw_params(struct snd_pcm_substream *substream,
936 struct snd_pcm_hw_params *hw_params)
938 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
939 struct ichdev *ichdev = get_ichdev(substream);
940 struct snd_pcm_runtime *runtime = substream->runtime;
941 int dbl = params_rate(hw_params) > 48000;
944 if (chip->fix_nocache && ichdev->page_attr_changed) {
945 fill_nocache(runtime->dma_area, runtime->dma_bytes, 0); /* clear */
946 ichdev->page_attr_changed = 0;
948 err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
951 if (chip->fix_nocache) {
952 if (runtime->dma_area && ! ichdev->page_attr_changed) {
953 fill_nocache(runtime->dma_area, runtime->dma_bytes, 1);
954 ichdev->page_attr_changed = 1;
957 if (ichdev->pcm_open_flag) {
958 snd_ac97_pcm_close(ichdev->pcm);
959 ichdev->pcm_open_flag = 0;
961 err = snd_ac97_pcm_open(ichdev->pcm, params_rate(hw_params),
962 params_channels(hw_params),
963 ichdev->pcm->r[dbl].slots);
965 ichdev->pcm_open_flag = 1;
966 /* Force SPDIF setting */
967 if (ichdev->ichd == ICHD_PCMOUT && chip->spdif_idx < 0)
968 snd_ac97_set_rate(ichdev->pcm->r[0].codec[0], AC97_SPDIF,
969 params_rate(hw_params));
974 static int snd_intel8x0_hw_free(struct snd_pcm_substream *substream)
976 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
977 struct ichdev *ichdev = get_ichdev(substream);
979 if (ichdev->pcm_open_flag) {
980 snd_ac97_pcm_close(ichdev->pcm);
981 ichdev->pcm_open_flag = 0;
983 if (chip->fix_nocache && ichdev->page_attr_changed) {
984 fill_nocache(substream->runtime->dma_area, substream->runtime->dma_bytes, 0);
985 ichdev->page_attr_changed = 0;
987 return snd_pcm_lib_free_pages(substream);
990 static void snd_intel8x0_setup_pcm_out(struct intel8x0 *chip,
991 struct snd_pcm_runtime *runtime)
994 int dbl = runtime->rate > 48000;
996 spin_lock_irq(&chip->reg_lock);
997 switch (chip->device_type) {
999 cnt = igetdword(chip, ICHREG(ALI_SCR));
1000 cnt &= ~ICH_ALI_SC_PCM_246_MASK;
1001 if (runtime->channels == 4 || dbl)
1002 cnt |= ICH_ALI_SC_PCM_4;
1003 else if (runtime->channels == 6)
1004 cnt |= ICH_ALI_SC_PCM_6;
1005 iputdword(chip, ICHREG(ALI_SCR), cnt);
1008 cnt = igetdword(chip, ICHREG(GLOB_CNT));
1009 cnt &= ~ICH_SIS_PCM_246_MASK;
1010 if (runtime->channels == 4 || dbl)
1011 cnt |= ICH_SIS_PCM_4;
1012 else if (runtime->channels == 6)
1013 cnt |= ICH_SIS_PCM_6;
1014 iputdword(chip, ICHREG(GLOB_CNT), cnt);
1017 cnt = igetdword(chip, ICHREG(GLOB_CNT));
1018 cnt &= ~(ICH_PCM_246_MASK | ICH_PCM_20BIT);
1019 if (runtime->channels == 4 || dbl)
1021 else if (runtime->channels == 6)
1023 if (chip->device_type == DEVICE_NFORCE) {
1024 /* reset to 2ch once to keep the 6 channel data in alignment,
1025 * to start from Front Left always
1027 if (cnt & ICH_PCM_246_MASK) {
1028 iputdword(chip, ICHREG(GLOB_CNT), cnt & ~ICH_PCM_246_MASK);
1029 spin_unlock_irq(&chip->reg_lock);
1030 msleep(50); /* grrr... */
1031 spin_lock_irq(&chip->reg_lock);
1033 } else if (chip->device_type == DEVICE_INTEL_ICH4) {
1034 if (runtime->sample_bits > 16)
1035 cnt |= ICH_PCM_20BIT;
1037 iputdword(chip, ICHREG(GLOB_CNT), cnt);
1040 spin_unlock_irq(&chip->reg_lock);
1043 static int snd_intel8x0_pcm_prepare(struct snd_pcm_substream *substream)
1045 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1046 struct snd_pcm_runtime *runtime = substream->runtime;
1047 struct ichdev *ichdev = get_ichdev(substream);
1049 ichdev->physbuf = runtime->dma_addr;
1050 ichdev->size = snd_pcm_lib_buffer_bytes(substream);
1051 ichdev->fragsize = snd_pcm_lib_period_bytes(substream);
1052 if (ichdev->ichd == ICHD_PCMOUT) {
1053 snd_intel8x0_setup_pcm_out(chip, runtime);
1054 if (chip->device_type == DEVICE_INTEL_ICH4)
1055 ichdev->pos_shift = (runtime->sample_bits > 16) ? 2 : 1;
1057 snd_intel8x0_setup_periods(chip, ichdev);
1061 static snd_pcm_uframes_t snd_intel8x0_pcm_pointer(struct snd_pcm_substream *substream)
1063 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1064 struct ichdev *ichdev = get_ichdev(substream);
1066 int civ, timeout = 100;
1067 unsigned int position;
1069 spin_lock(&chip->reg_lock);
1071 civ = igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV);
1072 ptr1 = igetword(chip, ichdev->reg_offset + ichdev->roff_picb);
1073 position = ichdev->position;
1078 if (civ == igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV) &&
1079 ptr1 == igetword(chip, ichdev->reg_offset + ichdev->roff_picb))
1081 } while (timeout--);
1082 ptr1 <<= ichdev->pos_shift;
1083 ptr = ichdev->fragsize1 - ptr1;
1085 spin_unlock(&chip->reg_lock);
1086 if (ptr >= ichdev->size)
1088 return bytes_to_frames(substream->runtime, ptr);
1091 static struct snd_pcm_hardware snd_intel8x0_stream =
1093 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1094 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1095 SNDRV_PCM_INFO_MMAP_VALID |
1096 SNDRV_PCM_INFO_PAUSE |
1097 SNDRV_PCM_INFO_RESUME),
1098 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1099 .rates = SNDRV_PCM_RATE_48000,
1104 .buffer_bytes_max = 128 * 1024,
1105 .period_bytes_min = 32,
1106 .period_bytes_max = 128 * 1024,
1108 .periods_max = 1024,
1112 static unsigned int channels4[] = {
1116 static struct snd_pcm_hw_constraint_list hw_constraints_channels4 = {
1117 .count = ARRAY_SIZE(channels4),
1122 static unsigned int channels6[] = {
1126 static struct snd_pcm_hw_constraint_list hw_constraints_channels6 = {
1127 .count = ARRAY_SIZE(channels6),
1132 static int snd_intel8x0_pcm_open(struct snd_pcm_substream *substream, struct ichdev *ichdev)
1134 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1135 struct snd_pcm_runtime *runtime = substream->runtime;
1138 ichdev->substream = substream;
1139 runtime->hw = snd_intel8x0_stream;
1140 runtime->hw.rates = ichdev->pcm->rates;
1141 snd_pcm_limit_hw_rates(runtime);
1142 if (chip->device_type == DEVICE_SIS) {
1143 runtime->hw.buffer_bytes_max = 64*1024;
1144 runtime->hw.period_bytes_max = 64*1024;
1146 if ((err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS)) < 0)
1148 runtime->private_data = ichdev;
1152 static int snd_intel8x0_playback_open(struct snd_pcm_substream *substream)
1154 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1155 struct snd_pcm_runtime *runtime = substream->runtime;
1158 err = snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCMOUT]);
1163 runtime->hw.channels_max = 6;
1164 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1165 &hw_constraints_channels6);
1166 } else if (chip->multi4) {
1167 runtime->hw.channels_max = 4;
1168 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1169 &hw_constraints_channels4);
1172 snd_ac97_pcm_double_rate_rules(runtime);
1174 if (chip->smp20bit) {
1175 runtime->hw.formats |= SNDRV_PCM_FMTBIT_S32_LE;
1176 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
1181 static int snd_intel8x0_playback_close(struct snd_pcm_substream *substream)
1183 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1185 chip->ichd[ICHD_PCMOUT].substream = NULL;
1189 static int snd_intel8x0_capture_open(struct snd_pcm_substream *substream)
1191 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1193 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCMIN]);
1196 static int snd_intel8x0_capture_close(struct snd_pcm_substream *substream)
1198 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1200 chip->ichd[ICHD_PCMIN].substream = NULL;
1204 static int snd_intel8x0_mic_open(struct snd_pcm_substream *substream)
1206 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1208 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_MIC]);
1211 static int snd_intel8x0_mic_close(struct snd_pcm_substream *substream)
1213 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1215 chip->ichd[ICHD_MIC].substream = NULL;
1219 static int snd_intel8x0_mic2_open(struct snd_pcm_substream *substream)
1221 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1223 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_MIC2]);
1226 static int snd_intel8x0_mic2_close(struct snd_pcm_substream *substream)
1228 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1230 chip->ichd[ICHD_MIC2].substream = NULL;
1234 static int snd_intel8x0_capture2_open(struct snd_pcm_substream *substream)
1236 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1238 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCM2IN]);
1241 static int snd_intel8x0_capture2_close(struct snd_pcm_substream *substream)
1243 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1245 chip->ichd[ICHD_PCM2IN].substream = NULL;
1249 static int snd_intel8x0_spdif_open(struct snd_pcm_substream *substream)
1251 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1252 int idx = chip->device_type == DEVICE_NFORCE ? NVD_SPBAR : ICHD_SPBAR;
1254 return snd_intel8x0_pcm_open(substream, &chip->ichd[idx]);
1257 static int snd_intel8x0_spdif_close(struct snd_pcm_substream *substream)
1259 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1260 int idx = chip->device_type == DEVICE_NFORCE ? NVD_SPBAR : ICHD_SPBAR;
1262 chip->ichd[idx].substream = NULL;
1266 static int snd_intel8x0_ali_ac97spdifout_open(struct snd_pcm_substream *substream)
1268 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1271 spin_lock_irq(&chip->reg_lock);
1272 val = igetdword(chip, ICHREG(ALI_INTERFACECR));
1273 val |= ICH_ALI_IF_AC97SP;
1274 iputdword(chip, ICHREG(ALI_INTERFACECR), val);
1275 /* also needs to set ALI_SC_CODEC_SPDF correctly */
1276 spin_unlock_irq(&chip->reg_lock);
1278 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_AC97SPDIFOUT]);
1281 static int snd_intel8x0_ali_ac97spdifout_close(struct snd_pcm_substream *substream)
1283 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1286 chip->ichd[ALID_AC97SPDIFOUT].substream = NULL;
1287 spin_lock_irq(&chip->reg_lock);
1288 val = igetdword(chip, ICHREG(ALI_INTERFACECR));
1289 val &= ~ICH_ALI_IF_AC97SP;
1290 iputdword(chip, ICHREG(ALI_INTERFACECR), val);
1291 spin_unlock_irq(&chip->reg_lock);
1296 static int snd_intel8x0_ali_spdifin_open(struct snd_pcm_substream *substream)
1298 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1300 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_SPDIFIN]);
1303 static int snd_intel8x0_ali_spdifin_close(struct snd_pcm_substream *substream)
1305 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1307 chip->ichd[ALID_SPDIFIN].substream = NULL;
1312 static int snd_intel8x0_ali_spdifout_open(struct snd_pcm_substream *substream)
1314 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1316 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_SPDIFOUT]);
1319 static int snd_intel8x0_ali_spdifout_close(struct snd_pcm_substream *substream)
1321 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1323 chip->ichd[ALID_SPDIFOUT].substream = NULL;
1328 static struct snd_pcm_ops snd_intel8x0_playback_ops = {
1329 .open = snd_intel8x0_playback_open,
1330 .close = snd_intel8x0_playback_close,
1331 .ioctl = snd_pcm_lib_ioctl,
1332 .hw_params = snd_intel8x0_hw_params,
1333 .hw_free = snd_intel8x0_hw_free,
1334 .prepare = snd_intel8x0_pcm_prepare,
1335 .trigger = snd_intel8x0_pcm_trigger,
1336 .pointer = snd_intel8x0_pcm_pointer,
1339 static struct snd_pcm_ops snd_intel8x0_capture_ops = {
1340 .open = snd_intel8x0_capture_open,
1341 .close = snd_intel8x0_capture_close,
1342 .ioctl = snd_pcm_lib_ioctl,
1343 .hw_params = snd_intel8x0_hw_params,
1344 .hw_free = snd_intel8x0_hw_free,
1345 .prepare = snd_intel8x0_pcm_prepare,
1346 .trigger = snd_intel8x0_pcm_trigger,
1347 .pointer = snd_intel8x0_pcm_pointer,
1350 static struct snd_pcm_ops snd_intel8x0_capture_mic_ops = {
1351 .open = snd_intel8x0_mic_open,
1352 .close = snd_intel8x0_mic_close,
1353 .ioctl = snd_pcm_lib_ioctl,
1354 .hw_params = snd_intel8x0_hw_params,
1355 .hw_free = snd_intel8x0_hw_free,
1356 .prepare = snd_intel8x0_pcm_prepare,
1357 .trigger = snd_intel8x0_pcm_trigger,
1358 .pointer = snd_intel8x0_pcm_pointer,
1361 static struct snd_pcm_ops snd_intel8x0_capture_mic2_ops = {
1362 .open = snd_intel8x0_mic2_open,
1363 .close = snd_intel8x0_mic2_close,
1364 .ioctl = snd_pcm_lib_ioctl,
1365 .hw_params = snd_intel8x0_hw_params,
1366 .hw_free = snd_intel8x0_hw_free,
1367 .prepare = snd_intel8x0_pcm_prepare,
1368 .trigger = snd_intel8x0_pcm_trigger,
1369 .pointer = snd_intel8x0_pcm_pointer,
1372 static struct snd_pcm_ops snd_intel8x0_capture2_ops = {
1373 .open = snd_intel8x0_capture2_open,
1374 .close = snd_intel8x0_capture2_close,
1375 .ioctl = snd_pcm_lib_ioctl,
1376 .hw_params = snd_intel8x0_hw_params,
1377 .hw_free = snd_intel8x0_hw_free,
1378 .prepare = snd_intel8x0_pcm_prepare,
1379 .trigger = snd_intel8x0_pcm_trigger,
1380 .pointer = snd_intel8x0_pcm_pointer,
1383 static struct snd_pcm_ops snd_intel8x0_spdif_ops = {
1384 .open = snd_intel8x0_spdif_open,
1385 .close = snd_intel8x0_spdif_close,
1386 .ioctl = snd_pcm_lib_ioctl,
1387 .hw_params = snd_intel8x0_hw_params,
1388 .hw_free = snd_intel8x0_hw_free,
1389 .prepare = snd_intel8x0_pcm_prepare,
1390 .trigger = snd_intel8x0_pcm_trigger,
1391 .pointer = snd_intel8x0_pcm_pointer,
1394 static struct snd_pcm_ops snd_intel8x0_ali_playback_ops = {
1395 .open = snd_intel8x0_playback_open,
1396 .close = snd_intel8x0_playback_close,
1397 .ioctl = snd_pcm_lib_ioctl,
1398 .hw_params = snd_intel8x0_hw_params,
1399 .hw_free = snd_intel8x0_hw_free,
1400 .prepare = snd_intel8x0_pcm_prepare,
1401 .trigger = snd_intel8x0_ali_trigger,
1402 .pointer = snd_intel8x0_pcm_pointer,
1405 static struct snd_pcm_ops snd_intel8x0_ali_capture_ops = {
1406 .open = snd_intel8x0_capture_open,
1407 .close = snd_intel8x0_capture_close,
1408 .ioctl = snd_pcm_lib_ioctl,
1409 .hw_params = snd_intel8x0_hw_params,
1410 .hw_free = snd_intel8x0_hw_free,
1411 .prepare = snd_intel8x0_pcm_prepare,
1412 .trigger = snd_intel8x0_ali_trigger,
1413 .pointer = snd_intel8x0_pcm_pointer,
1416 static struct snd_pcm_ops snd_intel8x0_ali_capture_mic_ops = {
1417 .open = snd_intel8x0_mic_open,
1418 .close = snd_intel8x0_mic_close,
1419 .ioctl = snd_pcm_lib_ioctl,
1420 .hw_params = snd_intel8x0_hw_params,
1421 .hw_free = snd_intel8x0_hw_free,
1422 .prepare = snd_intel8x0_pcm_prepare,
1423 .trigger = snd_intel8x0_ali_trigger,
1424 .pointer = snd_intel8x0_pcm_pointer,
1427 static struct snd_pcm_ops snd_intel8x0_ali_ac97spdifout_ops = {
1428 .open = snd_intel8x0_ali_ac97spdifout_open,
1429 .close = snd_intel8x0_ali_ac97spdifout_close,
1430 .ioctl = snd_pcm_lib_ioctl,
1431 .hw_params = snd_intel8x0_hw_params,
1432 .hw_free = snd_intel8x0_hw_free,
1433 .prepare = snd_intel8x0_pcm_prepare,
1434 .trigger = snd_intel8x0_ali_trigger,
1435 .pointer = snd_intel8x0_pcm_pointer,
1438 static struct snd_pcm_ops snd_intel8x0_ali_spdifin_ops = {
1439 .open = snd_intel8x0_ali_spdifin_open,
1440 .close = snd_intel8x0_ali_spdifin_close,
1441 .ioctl = snd_pcm_lib_ioctl,
1442 .hw_params = snd_intel8x0_hw_params,
1443 .hw_free = snd_intel8x0_hw_free,
1444 .prepare = snd_intel8x0_pcm_prepare,
1445 .trigger = snd_intel8x0_pcm_trigger,
1446 .pointer = snd_intel8x0_pcm_pointer,
1450 static struct snd_pcm_ops snd_intel8x0_ali_spdifout_ops = {
1451 .open = snd_intel8x0_ali_spdifout_open,
1452 .close = snd_intel8x0_ali_spdifout_close,
1453 .ioctl = snd_pcm_lib_ioctl,
1454 .hw_params = snd_intel8x0_hw_params,
1455 .hw_free = snd_intel8x0_hw_free,
1456 .prepare = snd_intel8x0_pcm_prepare,
1457 .trigger = snd_intel8x0_pcm_trigger,
1458 .pointer = snd_intel8x0_pcm_pointer,
1462 struct ich_pcm_table {
1464 struct snd_pcm_ops *playback_ops;
1465 struct snd_pcm_ops *capture_ops;
1466 size_t prealloc_size;
1467 size_t prealloc_max_size;
1471 static int __devinit snd_intel8x0_pcm1(struct intel8x0 *chip, int device,
1472 struct ich_pcm_table *rec)
1474 struct snd_pcm *pcm;
1479 sprintf(name, "Intel ICH - %s", rec->suffix);
1481 strcpy(name, "Intel ICH");
1482 err = snd_pcm_new(chip->card, name, device,
1483 rec->playback_ops ? 1 : 0,
1484 rec->capture_ops ? 1 : 0, &pcm);
1488 if (rec->playback_ops)
1489 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, rec->playback_ops);
1490 if (rec->capture_ops)
1491 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, rec->capture_ops);
1493 pcm->private_data = chip;
1494 pcm->info_flags = 0;
1496 sprintf(pcm->name, "%s - %s", chip->card->shortname, rec->suffix);
1498 strcpy(pcm->name, chip->card->shortname);
1499 chip->pcm[device] = pcm;
1501 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1502 snd_dma_pci_data(chip->pci),
1503 rec->prealloc_size, rec->prealloc_max_size);
1508 static struct ich_pcm_table intel_pcms[] __devinitdata = {
1510 .playback_ops = &snd_intel8x0_playback_ops,
1511 .capture_ops = &snd_intel8x0_capture_ops,
1512 .prealloc_size = 64 * 1024,
1513 .prealloc_max_size = 128 * 1024,
1516 .suffix = "MIC ADC",
1517 .capture_ops = &snd_intel8x0_capture_mic_ops,
1519 .prealloc_max_size = 128 * 1024,
1520 .ac97_idx = ICHD_MIC,
1523 .suffix = "MIC2 ADC",
1524 .capture_ops = &snd_intel8x0_capture_mic2_ops,
1526 .prealloc_max_size = 128 * 1024,
1527 .ac97_idx = ICHD_MIC2,
1531 .capture_ops = &snd_intel8x0_capture2_ops,
1533 .prealloc_max_size = 128 * 1024,
1534 .ac97_idx = ICHD_PCM2IN,
1538 .playback_ops = &snd_intel8x0_spdif_ops,
1539 .prealloc_size = 64 * 1024,
1540 .prealloc_max_size = 128 * 1024,
1541 .ac97_idx = ICHD_SPBAR,
1545 static struct ich_pcm_table nforce_pcms[] __devinitdata = {
1547 .playback_ops = &snd_intel8x0_playback_ops,
1548 .capture_ops = &snd_intel8x0_capture_ops,
1549 .prealloc_size = 64 * 1024,
1550 .prealloc_max_size = 128 * 1024,
1553 .suffix = "MIC ADC",
1554 .capture_ops = &snd_intel8x0_capture_mic_ops,
1556 .prealloc_max_size = 128 * 1024,
1557 .ac97_idx = NVD_MIC,
1561 .playback_ops = &snd_intel8x0_spdif_ops,
1562 .prealloc_size = 64 * 1024,
1563 .prealloc_max_size = 128 * 1024,
1564 .ac97_idx = NVD_SPBAR,
1568 static struct ich_pcm_table ali_pcms[] __devinitdata = {
1570 .playback_ops = &snd_intel8x0_ali_playback_ops,
1571 .capture_ops = &snd_intel8x0_ali_capture_ops,
1572 .prealloc_size = 64 * 1024,
1573 .prealloc_max_size = 128 * 1024,
1576 .suffix = "MIC ADC",
1577 .capture_ops = &snd_intel8x0_ali_capture_mic_ops,
1579 .prealloc_max_size = 128 * 1024,
1580 .ac97_idx = ALID_MIC,
1584 .playback_ops = &snd_intel8x0_ali_ac97spdifout_ops,
1585 .capture_ops = &snd_intel8x0_ali_spdifin_ops,
1586 .prealloc_size = 64 * 1024,
1587 .prealloc_max_size = 128 * 1024,
1588 .ac97_idx = ALID_AC97SPDIFOUT,
1592 .suffix = "HW IEC958",
1593 .playback_ops = &snd_intel8x0_ali_spdifout_ops,
1594 .prealloc_size = 64 * 1024,
1595 .prealloc_max_size = 128 * 1024,
1600 static int __devinit snd_intel8x0_pcm(struct intel8x0 *chip)
1602 int i, tblsize, device, err;
1603 struct ich_pcm_table *tbl, *rec;
1605 switch (chip->device_type) {
1606 case DEVICE_INTEL_ICH4:
1608 tblsize = ARRAY_SIZE(intel_pcms);
1612 tblsize = ARRAY_SIZE(nforce_pcms);
1616 tblsize = ARRAY_SIZE(ali_pcms);
1625 for (i = 0; i < tblsize; i++) {
1627 if (i > 0 && rec->ac97_idx) {
1628 /* activate PCM only when associated AC'97 codec */
1629 if (! chip->ichd[rec->ac97_idx].pcm)
1632 err = snd_intel8x0_pcm1(chip, device, rec);
1638 chip->pcm_devs = device;
1647 static void snd_intel8x0_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
1649 struct intel8x0 *chip = bus->private_data;
1650 chip->ac97_bus = NULL;
1653 static void snd_intel8x0_mixer_free_ac97(struct snd_ac97 *ac97)
1655 struct intel8x0 *chip = ac97->private_data;
1656 chip->ac97[ac97->num] = NULL;
1659 static struct ac97_pcm ac97_pcm_defs[] __devinitdata = {
1664 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1665 (1 << AC97_SLOT_PCM_RIGHT) |
1666 (1 << AC97_SLOT_PCM_CENTER) |
1667 (1 << AC97_SLOT_PCM_SLEFT) |
1668 (1 << AC97_SLOT_PCM_SRIGHT) |
1669 (1 << AC97_SLOT_LFE)
1672 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1673 (1 << AC97_SLOT_PCM_RIGHT) |
1674 (1 << AC97_SLOT_PCM_LEFT_0) |
1675 (1 << AC97_SLOT_PCM_RIGHT_0)
1684 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1685 (1 << AC97_SLOT_PCM_RIGHT)
1694 .slots = (1 << AC97_SLOT_MIC)
1703 .slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
1704 (1 << AC97_SLOT_SPDIF_RIGHT2)
1713 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1714 (1 << AC97_SLOT_PCM_RIGHT)
1723 .slots = (1 << AC97_SLOT_MIC)
1729 static struct ac97_quirk ac97_quirks[] __devinitdata = {
1731 .subvendor = 0x0e11,
1732 .subdevice = 0x008a,
1733 .name = "Compaq Evo W4000", /* AD1885 */
1734 .type = AC97_TUNE_HP_ONLY
1737 .subvendor = 0x0e11,
1738 .subdevice = 0x00b8,
1739 .name = "Compaq Evo D510C",
1740 .type = AC97_TUNE_HP_ONLY
1743 .subvendor = 0x0e11,
1744 .subdevice = 0x0860,
1745 .name = "HP/Compaq nx7010",
1746 .type = AC97_TUNE_MUTE_LED
1749 .subvendor = 0x1014,
1750 .subdevice = 0x1f00,
1752 .type = AC97_TUNE_ALC_JACK
1755 .subvendor = 0x1014,
1756 .subdevice = 0x0267,
1757 .name = "IBM NetVista A30p", /* AD1981B */
1758 .type = AC97_TUNE_HP_ONLY
1761 .subvendor = 0x1025,
1762 .subdevice = 0x0083,
1763 .name = "Acer Aspire 3003LCi",
1764 .type = AC97_TUNE_HP_ONLY
1767 .subvendor = 0x1028,
1768 .subdevice = 0x00d8,
1769 .name = "Dell Precision 530", /* AD1885 */
1770 .type = AC97_TUNE_HP_ONLY
1773 .subvendor = 0x1028,
1774 .subdevice = 0x010d,
1775 .name = "Dell", /* which model? AD1885 */
1776 .type = AC97_TUNE_HP_ONLY
1779 .subvendor = 0x1028,
1780 .subdevice = 0x0126,
1781 .name = "Dell Optiplex GX260", /* AD1981A */
1782 .type = AC97_TUNE_HP_ONLY
1785 .subvendor = 0x1028,
1786 .subdevice = 0x012c,
1787 .name = "Dell Precision 650", /* AD1981A */
1788 .type = AC97_TUNE_HP_ONLY
1791 .subvendor = 0x1028,
1792 .subdevice = 0x012d,
1793 .name = "Dell Precision 450", /* AD1981B*/
1794 .type = AC97_TUNE_HP_ONLY
1797 .subvendor = 0x1028,
1798 .subdevice = 0x0147,
1799 .name = "Dell", /* which model? AD1981B*/
1800 .type = AC97_TUNE_HP_ONLY
1803 .subvendor = 0x1028,
1804 .subdevice = 0x0151,
1805 .name = "Dell Optiplex GX270", /* AD1981B */
1806 .type = AC97_TUNE_HP_ONLY
1809 .subvendor = 0x1028,
1810 .subdevice = 0x0163,
1811 .name = "Dell Unknown", /* STAC9750/51 */
1812 .type = AC97_TUNE_HP_ONLY
1815 .subvendor = 0x1028,
1816 .subdevice = 0x0191,
1817 .name = "Dell Inspiron 8600",
1818 .type = AC97_TUNE_HP_ONLY
1821 .subvendor = 0x103c,
1822 .subdevice = 0x006d,
1823 .name = "HP zv5000",
1824 .type = AC97_TUNE_MUTE_LED /*AD1981B*/
1826 { /* FIXME: which codec? */
1827 .subvendor = 0x103c,
1828 .subdevice = 0x00c3,
1829 .name = "HP xw6000",
1830 .type = AC97_TUNE_HP_ONLY
1833 .subvendor = 0x103c,
1834 .subdevice = 0x088c,
1835 .name = "HP nc8000",
1836 .type = AC97_TUNE_MUTE_LED
1839 .subvendor = 0x103c,
1840 .subdevice = 0x0890,
1841 .name = "HP nc6000",
1842 .type = AC97_TUNE_MUTE_LED
1845 .subvendor = 0x103c,
1846 .subdevice = 0x0934,
1847 .name = "HP nx8220",
1848 .type = AC97_TUNE_MUTE_LED
1851 .subvendor = 0x103c,
1852 .subdevice = 0x129d,
1853 .name = "HP xw8000",
1854 .type = AC97_TUNE_HP_ONLY
1857 .subvendor = 0x103c,
1858 .subdevice = 0x0938,
1859 .name = "HP nc4200",
1860 .type = AC97_TUNE_HP_MUTE_LED
1863 .subvendor = 0x103c,
1864 .subdevice = 0x099c,
1865 .name = "HP nx6110/nc6120",
1866 .type = AC97_TUNE_HP_MUTE_LED
1869 .subvendor = 0x103c,
1870 .subdevice = 0x0944,
1871 .name = "HP nc6220",
1872 .type = AC97_TUNE_HP_MUTE_LED
1875 .subvendor = 0x103c,
1876 .subdevice = 0x0934,
1877 .name = "HP nc8220",
1878 .type = AC97_TUNE_HP_MUTE_LED
1881 .subvendor = 0x103c,
1882 .subdevice = 0x12f1,
1883 .name = "HP xw8200", /* AD1981B*/
1884 .type = AC97_TUNE_HP_ONLY
1887 .subvendor = 0x103c,
1888 .subdevice = 0x12f2,
1889 .name = "HP xw6200",
1890 .type = AC97_TUNE_HP_ONLY
1893 .subvendor = 0x103c,
1894 .subdevice = 0x3008,
1895 .name = "HP xw4200", /* AD1981B*/
1896 .type = AC97_TUNE_HP_ONLY
1899 .subvendor = 0x104d,
1900 .subdevice = 0x8197,
1901 .name = "Sony S1XP",
1902 .type = AC97_TUNE_INV_EAPD
1905 .subvendor = 0x1043,
1906 .subdevice = 0x80f3,
1907 .name = "ASUS ICH5/AD1985",
1908 .type = AC97_TUNE_AD_SHARING
1911 .subvendor = 0x10cf,
1912 .subdevice = 0x11c3,
1913 .name = "Fujitsu-Siemens E4010",
1914 .type = AC97_TUNE_HP_ONLY
1917 .subvendor = 0x10cf,
1918 .subdevice = 0x1225,
1919 .name = "Fujitsu-Siemens T3010",
1920 .type = AC97_TUNE_HP_ONLY
1923 .subvendor = 0x10cf,
1924 .subdevice = 0x1253,
1925 .name = "Fujitsu S6210", /* STAC9750/51 */
1926 .type = AC97_TUNE_HP_ONLY
1929 .subvendor = 0x10cf,
1930 .subdevice = 0x12ec,
1931 .name = "Fujitsu-Siemens 4010",
1932 .type = AC97_TUNE_HP_ONLY
1935 .subvendor = 0x10cf,
1936 .subdevice = 0x12f2,
1937 .name = "Fujitsu-Siemens Celsius H320",
1938 .type = AC97_TUNE_SWAP_HP
1941 .subvendor = 0x10f1,
1942 .subdevice = 0x2665,
1943 .name = "Fujitsu-Siemens Celsius", /* AD1981? */
1944 .type = AC97_TUNE_HP_ONLY
1947 .subvendor = 0x10f1,
1948 .subdevice = 0x2885,
1949 .name = "AMD64 Mobo", /* ALC650 */
1950 .type = AC97_TUNE_HP_ONLY
1953 .subvendor = 0x110a,
1954 .subdevice = 0x0056,
1955 .name = "Fujitsu-Siemens Scenic", /* AD1981? */
1956 .type = AC97_TUNE_HP_ONLY
1959 .subvendor = 0x11d4,
1960 .subdevice = 0x5375,
1961 .name = "ADI AD1985 (discrete)",
1962 .type = AC97_TUNE_HP_ONLY
1965 .subvendor = 0x1462,
1966 .subdevice = 0x5470,
1967 .name = "MSI P4 ATX 645 Ultra",
1968 .type = AC97_TUNE_HP_ONLY
1971 .subvendor = 0x1734,
1972 .subdevice = 0x0088,
1973 .name = "Fujitsu-Siemens D1522", /* AD1981 */
1974 .type = AC97_TUNE_HP_ONLY
1977 .subvendor = 0x8086,
1978 .subdevice = 0x2000,
1980 .name = "Intel ICH5/AD1985",
1981 .type = AC97_TUNE_AD_SHARING
1984 .subvendor = 0x8086,
1985 .subdevice = 0x4000,
1987 .name = "Intel ICH5/AD1985",
1988 .type = AC97_TUNE_AD_SHARING
1991 .subvendor = 0x8086,
1992 .subdevice = 0x4856,
1993 .name = "Intel D845WN (82801BA)",
1994 .type = AC97_TUNE_SWAP_HP
1997 .subvendor = 0x8086,
1998 .subdevice = 0x4d44,
1999 .name = "Intel D850EMV2", /* AD1885 */
2000 .type = AC97_TUNE_HP_ONLY
2003 .subvendor = 0x8086,
2004 .subdevice = 0x4d56,
2005 .name = "Intel ICH/AD1885",
2006 .type = AC97_TUNE_HP_ONLY
2009 .subvendor = 0x8086,
2010 .subdevice = 0x6000,
2012 .name = "Intel ICH5/AD1985",
2013 .type = AC97_TUNE_AD_SHARING
2016 .subvendor = 0x8086,
2017 .subdevice = 0xe000,
2019 .name = "Intel ICH5/AD1985",
2020 .type = AC97_TUNE_AD_SHARING
2022 #if 0 /* FIXME: this seems wrong on most boards */
2024 .subvendor = 0x8086,
2025 .subdevice = 0xa000,
2027 .name = "Intel ICH5/AD1985",
2028 .type = AC97_TUNE_HP_ONLY
2031 { } /* terminator */
2034 static int __devinit snd_intel8x0_mixer(struct intel8x0 *chip, int ac97_clock,
2035 const char *quirk_override)
2037 struct snd_ac97_bus *pbus;
2038 struct snd_ac97_template ac97;
2040 unsigned int i, codecs;
2041 unsigned int glob_sta = 0;
2042 struct snd_ac97_bus_ops *ops;
2043 static struct snd_ac97_bus_ops standard_bus_ops = {
2044 .write = snd_intel8x0_codec_write,
2045 .read = snd_intel8x0_codec_read,
2047 static struct snd_ac97_bus_ops ali_bus_ops = {
2048 .write = snd_intel8x0_ali_codec_write,
2049 .read = snd_intel8x0_ali_codec_read,
2052 chip->spdif_idx = -1; /* use PCMOUT (or disabled) */
2053 switch (chip->device_type) {
2055 chip->spdif_idx = NVD_SPBAR;
2058 chip->spdif_idx = ALID_AC97SPDIFOUT;
2060 case DEVICE_INTEL_ICH4:
2061 chip->spdif_idx = ICHD_SPBAR;
2065 chip->in_ac97_init = 1;
2067 memset(&ac97, 0, sizeof(ac97));
2068 ac97.private_data = chip;
2069 ac97.private_free = snd_intel8x0_mixer_free_ac97;
2070 ac97.scaps = AC97_SCAP_SKIP_MODEM;
2072 ac97.scaps |= AC97_SCAP_DETECT_BY_VENDOR;
2073 if (chip->device_type != DEVICE_ALI) {
2074 glob_sta = igetdword(chip, ICHREG(GLOB_STA));
2075 ops = &standard_bus_ops;
2076 chip->in_sdin_init = 1;
2078 for (i = 0; i < chip->max_codecs; i++) {
2079 if (! (glob_sta & chip->codec_bit[i]))
2081 if (chip->device_type == DEVICE_INTEL_ICH4) {
2082 snd_intel8x0_codec_read_test(chip, codecs);
2083 chip->ac97_sdin[codecs] =
2084 igetbyte(chip, ICHREG(SDM)) & ICH_LDI_MASK;
2085 snd_assert(chip->ac97_sdin[codecs] < 3,
2086 chip->ac97_sdin[codecs] = 0);
2088 chip->ac97_sdin[codecs] = i;
2091 chip->in_sdin_init = 0;
2097 /* detect the secondary codec */
2098 for (i = 0; i < 100; i++) {
2099 unsigned int reg = igetdword(chip, ICHREG(ALI_RTSR));
2104 iputdword(chip, ICHREG(ALI_RTSR), reg | 0x40);
2108 if ((err = snd_ac97_bus(chip->card, 0, ops, chip, &pbus)) < 0)
2110 pbus->private_free = snd_intel8x0_mixer_free_ac97_bus;
2111 if (ac97_clock >= 8000 && ac97_clock <= 48000)
2112 pbus->clock = ac97_clock;
2113 /* FIXME: my test board doesn't work well with VRA... */
2114 if (chip->device_type == DEVICE_ALI)
2118 chip->ac97_bus = pbus;
2119 chip->ncodecs = codecs;
2121 ac97.pci = chip->pci;
2122 for (i = 0; i < codecs; i++) {
2124 if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i])) < 0) {
2126 snd_printk(KERN_ERR "Unable to initialize codec #%d\n", i);
2132 /* tune up the primary codec */
2133 snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
2134 /* enable separate SDINs for ICH4 */
2135 if (chip->device_type == DEVICE_INTEL_ICH4)
2137 /* find the available PCM streams */
2138 i = ARRAY_SIZE(ac97_pcm_defs);
2139 if (chip->device_type != DEVICE_INTEL_ICH4)
2140 i -= 2; /* do not allocate PCM2IN and MIC2 */
2141 if (chip->spdif_idx < 0)
2142 i--; /* do not allocate S/PDIF */
2143 err = snd_ac97_pcm_assign(pbus, i, ac97_pcm_defs);
2146 chip->ichd[ICHD_PCMOUT].pcm = &pbus->pcms[0];
2147 chip->ichd[ICHD_PCMIN].pcm = &pbus->pcms[1];
2148 chip->ichd[ICHD_MIC].pcm = &pbus->pcms[2];
2149 if (chip->spdif_idx >= 0)
2150 chip->ichd[chip->spdif_idx].pcm = &pbus->pcms[3];
2151 if (chip->device_type == DEVICE_INTEL_ICH4) {
2152 chip->ichd[ICHD_PCM2IN].pcm = &pbus->pcms[4];
2153 chip->ichd[ICHD_MIC2].pcm = &pbus->pcms[5];
2155 /* enable separate SDINs for ICH4 */
2156 if (chip->device_type == DEVICE_INTEL_ICH4) {
2157 struct ac97_pcm *pcm = chip->ichd[ICHD_PCM2IN].pcm;
2158 u8 tmp = igetbyte(chip, ICHREG(SDM));
2159 tmp &= ~(ICH_DI2L_MASK|ICH_DI1L_MASK);
2161 tmp |= ICH_SE; /* steer enable for multiple SDINs */
2162 tmp |= chip->ac97_sdin[0] << ICH_DI1L_SHIFT;
2163 for (i = 1; i < 4; i++) {
2164 if (pcm->r[0].codec[i]) {
2165 tmp |= chip->ac97_sdin[pcm->r[0].codec[1]->num] << ICH_DI2L_SHIFT;
2170 tmp &= ~ICH_SE; /* steer disable */
2172 iputbyte(chip, ICHREG(SDM), tmp);
2174 if (pbus->pcms[0].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
2176 if (pbus->pcms[0].r[0].slots & (1 << AC97_SLOT_LFE))
2179 if (pbus->pcms[0].r[1].rslots[0]) {
2182 if (chip->device_type == DEVICE_INTEL_ICH4) {
2183 if ((igetdword(chip, ICHREG(GLOB_STA)) & ICH_SAMPLE_CAP) == ICH_SAMPLE_16_20)
2186 if (chip->device_type == DEVICE_NFORCE) {
2188 chip->ichd[chip->spdif_idx].pcm->rates = SNDRV_PCM_RATE_48000;
2190 if (chip->device_type == DEVICE_INTEL_ICH4) {
2191 /* use slot 10/11 for SPDIF */
2193 val = igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_PCM_SPDIF_MASK;
2194 val |= ICH_PCM_SPDIF_1011;
2195 iputdword(chip, ICHREG(GLOB_CNT), val);
2196 snd_ac97_update_bits(chip->ac97[0], AC97_EXTENDED_STATUS, 0x03 << 4, 0x03 << 4);
2198 chip->in_ac97_init = 0;
2202 /* clear the cold-reset bit for the next chance */
2203 if (chip->device_type != DEVICE_ALI)
2204 iputdword(chip, ICHREG(GLOB_CNT),
2205 igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_AC97COLD);
2214 static void do_ali_reset(struct intel8x0 *chip)
2216 iputdword(chip, ICHREG(ALI_SCR), ICH_ALI_SC_RESET);
2217 iputdword(chip, ICHREG(ALI_FIFOCR1), 0x83838383);
2218 iputdword(chip, ICHREG(ALI_FIFOCR2), 0x83838383);
2219 iputdword(chip, ICHREG(ALI_FIFOCR3), 0x83838383);
2220 iputdword(chip, ICHREG(ALI_INTERFACECR),
2221 ICH_ALI_IF_PI|ICH_ALI_IF_PO);
2222 iputdword(chip, ICHREG(ALI_INTERRUPTCR), 0x00000000);
2223 iputdword(chip, ICHREG(ALI_INTERRUPTSR), 0x00000000);
2226 static int snd_intel8x0_ich_chip_init(struct intel8x0 *chip, int probing)
2228 unsigned long end_time;
2229 unsigned int cnt, status, nstatus;
2231 /* put logic to right state */
2232 /* first clear status bits */
2233 status = ICH_RCS | ICH_MCINT | ICH_POINT | ICH_PIINT;
2234 if (chip->device_type == DEVICE_NFORCE)
2235 status |= ICH_NVSPINT;
2236 cnt = igetdword(chip, ICHREG(GLOB_STA));
2237 iputdword(chip, ICHREG(GLOB_STA), cnt & status);
2239 /* ACLink on, 2 channels */
2240 cnt = igetdword(chip, ICHREG(GLOB_CNT));
2241 cnt &= ~(ICH_ACLINK | ICH_PCM_246_MASK);
2242 /* finish cold or do warm reset */
2243 cnt |= (cnt & ICH_AC97COLD) == 0 ? ICH_AC97COLD : ICH_AC97WARM;
2244 iputdword(chip, ICHREG(GLOB_CNT), cnt);
2245 end_time = (jiffies + (HZ / 4)) + 1;
2247 if ((igetdword(chip, ICHREG(GLOB_CNT)) & ICH_AC97WARM) == 0)
2249 schedule_timeout_uninterruptible(1);
2250 } while (time_after_eq(end_time, jiffies));
2251 snd_printk(KERN_ERR "AC'97 warm reset still in progress? [0x%x]\n",
2252 igetdword(chip, ICHREG(GLOB_CNT)));
2257 /* wait for any codec ready status.
2258 * Once it becomes ready it should remain ready
2259 * as long as we do not disable the ac97 link.
2261 end_time = jiffies + HZ;
2263 status = igetdword(chip, ICHREG(GLOB_STA)) &
2264 chip->codec_isr_bits;
2267 schedule_timeout_uninterruptible(1);
2268 } while (time_after_eq(end_time, jiffies));
2270 /* no codec is found */
2271 snd_printk(KERN_ERR "codec_ready: codec is not ready [0x%x]\n",
2272 igetdword(chip, ICHREG(GLOB_STA)));
2276 /* wait for other codecs ready status. */
2277 end_time = jiffies + HZ / 4;
2278 while (status != chip->codec_isr_bits &&
2279 time_after_eq(end_time, jiffies)) {
2280 schedule_timeout_uninterruptible(1);
2281 status |= igetdword(chip, ICHREG(GLOB_STA)) &
2282 chip->codec_isr_bits;
2289 for (i = 0; i < chip->ncodecs; i++)
2291 status |= chip->codec_bit[chip->ac97_sdin[i]];
2292 /* wait until all the probed codecs are ready */
2293 end_time = jiffies + HZ;
2295 nstatus = igetdword(chip, ICHREG(GLOB_STA)) &
2296 chip->codec_isr_bits;
2297 if (status == nstatus)
2299 schedule_timeout_uninterruptible(1);
2300 } while (time_after_eq(end_time, jiffies));
2303 if (chip->device_type == DEVICE_SIS) {
2304 /* unmute the output on SIS7012 */
2305 iputword(chip, 0x4c, igetword(chip, 0x4c) | 1);
2307 if (chip->device_type == DEVICE_NFORCE) {
2308 /* enable SPDIF interrupt */
2310 pci_read_config_dword(chip->pci, 0x4c, &val);
2312 pci_write_config_dword(chip->pci, 0x4c, val);
2317 static int snd_intel8x0_ali_chip_init(struct intel8x0 *chip, int probing)
2322 reg = igetdword(chip, ICHREG(ALI_SCR));
2323 if ((reg & 2) == 0) /* Cold required */
2326 reg |= 1; /* Warm */
2327 reg &= ~0x80000000; /* ACLink on */
2328 iputdword(chip, ICHREG(ALI_SCR), reg);
2330 for (i = 0; i < HZ / 2; i++) {
2331 if (! (igetdword(chip, ICHREG(ALI_INTERRUPTSR)) & ALI_INT_GPIO))
2333 schedule_timeout_uninterruptible(1);
2335 snd_printk(KERN_ERR "AC'97 reset failed.\n");
2340 for (i = 0; i < HZ / 2; i++) {
2341 reg = igetdword(chip, ICHREG(ALI_RTSR));
2342 if (reg & 0x80) /* primary codec */
2344 iputdword(chip, ICHREG(ALI_RTSR), reg | 0x80);
2345 schedule_timeout_uninterruptible(1);
2352 static int snd_intel8x0_chip_init(struct intel8x0 *chip, int probing)
2354 unsigned int i, timeout;
2357 if (chip->device_type != DEVICE_ALI) {
2358 if ((err = snd_intel8x0_ich_chip_init(chip, probing)) < 0)
2360 iagetword(chip, 0); /* clear semaphore flag */
2362 if ((err = snd_intel8x0_ali_chip_init(chip, probing)) < 0)
2366 /* disable interrupts */
2367 for (i = 0; i < chip->bdbars_count; i++)
2368 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
2369 /* reset channels */
2370 for (i = 0; i < chip->bdbars_count; i++)
2371 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
2372 for (i = 0; i < chip->bdbars_count; i++) {
2374 while (--timeout != 0) {
2375 if ((igetbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset) & ICH_RESETREGS) == 0)
2379 printk(KERN_ERR "intel8x0: reset of registers failed?\n");
2381 /* initialize Buffer Descriptor Lists */
2382 for (i = 0; i < chip->bdbars_count; i++)
2383 iputdword(chip, ICH_REG_OFF_BDBAR + chip->ichd[i].reg_offset,
2384 chip->ichd[i].bdbar_addr);
2388 static int snd_intel8x0_free(struct intel8x0 *chip)
2394 /* disable interrupts */
2395 for (i = 0; i < chip->bdbars_count; i++)
2396 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
2397 /* reset channels */
2398 for (i = 0; i < chip->bdbars_count; i++)
2399 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
2400 if (chip->device_type == DEVICE_NFORCE) {
2401 /* stop the spdif interrupt */
2403 pci_read_config_dword(chip->pci, 0x4c, &val);
2405 pci_write_config_dword(chip->pci, 0x4c, val);
2408 synchronize_irq(chip->irq);
2411 free_irq(chip->irq, chip);
2412 if (chip->bdbars.area) {
2413 if (chip->fix_nocache)
2414 fill_nocache(chip->bdbars.area, chip->bdbars.bytes, 0);
2415 snd_dma_free_pages(&chip->bdbars);
2417 if (chip->remap_addr)
2418 iounmap(chip->remap_addr);
2419 if (chip->remap_bmaddr)
2420 iounmap(chip->remap_bmaddr);
2421 pci_release_regions(chip->pci);
2422 pci_disable_device(chip->pci);
2431 static int intel8x0_suspend(struct pci_dev *pci, pm_message_t state)
2433 struct snd_card *card = pci_get_drvdata(pci);
2434 struct intel8x0 *chip = card->private_data;
2437 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2438 for (i = 0; i < chip->pcm_devs; i++)
2439 snd_pcm_suspend_all(chip->pcm[i]);
2441 if (chip->fix_nocache) {
2442 for (i = 0; i < chip->bdbars_count; i++) {
2443 struct ichdev *ichdev = &chip->ichd[i];
2444 if (ichdev->substream && ichdev->page_attr_changed) {
2445 struct snd_pcm_runtime *runtime = ichdev->substream->runtime;
2446 if (runtime->dma_area)
2447 fill_nocache(runtime->dma_area, runtime->dma_bytes, 0);
2451 for (i = 0; i < chip->ncodecs; i++)
2452 snd_ac97_suspend(chip->ac97[i]);
2453 if (chip->device_type == DEVICE_INTEL_ICH4)
2454 chip->sdm_saved = igetbyte(chip, ICHREG(SDM));
2457 free_irq(chip->irq, chip);
2458 pci_disable_device(pci);
2459 pci_save_state(pci);
2463 static int intel8x0_resume(struct pci_dev *pci)
2465 struct snd_card *card = pci_get_drvdata(pci);
2466 struct intel8x0 *chip = card->private_data;
2469 pci_restore_state(pci);
2470 pci_enable_device(pci);
2471 pci_set_master(pci);
2472 request_irq(pci->irq, snd_intel8x0_interrupt, SA_INTERRUPT|SA_SHIRQ,
2473 card->shortname, chip);
2474 chip->irq = pci->irq;
2475 synchronize_irq(chip->irq);
2476 snd_intel8x0_chip_init(chip, 1);
2478 /* re-initialize mixer stuff */
2479 if (chip->device_type == DEVICE_INTEL_ICH4) {
2480 /* enable separate SDINs for ICH4 */
2481 iputbyte(chip, ICHREG(SDM), chip->sdm_saved);
2482 /* use slot 10/11 for SPDIF */
2483 iputdword(chip, ICHREG(GLOB_CNT),
2484 (igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_PCM_SPDIF_MASK) |
2485 ICH_PCM_SPDIF_1011);
2488 /* refill nocache */
2489 if (chip->fix_nocache)
2490 fill_nocache(chip->bdbars.area, chip->bdbars.bytes, 1);
2492 for (i = 0; i < chip->ncodecs; i++)
2493 snd_ac97_resume(chip->ac97[i]);
2495 /* refill nocache */
2496 if (chip->fix_nocache) {
2497 for (i = 0; i < chip->bdbars_count; i++) {
2498 struct ichdev *ichdev = &chip->ichd[i];
2499 if (ichdev->substream && ichdev->page_attr_changed) {
2500 struct snd_pcm_runtime *runtime = ichdev->substream->runtime;
2501 if (runtime->dma_area)
2502 fill_nocache(runtime->dma_area, runtime->dma_bytes, 1);
2508 for (i = 0; i < chip->bdbars_count; i++) {
2509 struct ichdev *ichdev = &chip->ichd[i];
2510 unsigned long port = ichdev->reg_offset;
2511 if (! ichdev->substream || ! ichdev->suspended)
2513 if (ichdev->ichd == ICHD_PCMOUT)
2514 snd_intel8x0_setup_pcm_out(chip, ichdev->substream->runtime);
2515 iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
2516 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
2517 iputbyte(chip, port + ICH_REG_OFF_CIV, ichdev->civ);
2518 iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
2521 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
2524 #endif /* CONFIG_PM */
2526 #define INTEL8X0_TESTBUF_SIZE 32768 /* enough large for one shot */
2528 static void __devinit intel8x0_measure_ac97_clock(struct intel8x0 *chip)
2530 struct snd_pcm_substream *subs;
2531 struct ichdev *ichdev;
2533 unsigned long pos, t;
2534 struct timeval start_time, stop_time;
2536 if (chip->ac97_bus->clock != 48000)
2537 return; /* specified in module option */
2539 subs = chip->pcm[0]->streams[0].substream;
2540 if (! subs || subs->dma_buffer.bytes < INTEL8X0_TESTBUF_SIZE) {
2541 snd_printk(KERN_WARNING "no playback buffer allocated - aborting measure ac97 clock\n");
2544 ichdev = &chip->ichd[ICHD_PCMOUT];
2545 ichdev->physbuf = subs->dma_buffer.addr;
2546 ichdev->size = chip->ichd[ICHD_PCMOUT].fragsize = INTEL8X0_TESTBUF_SIZE;
2547 ichdev->substream = NULL; /* don't process interrupts */
2550 if (snd_ac97_set_rate(chip->ac97[0], AC97_PCM_FRONT_DAC_RATE, 48000) < 0) {
2551 snd_printk(KERN_ERR "cannot set ac97 rate: clock = %d\n", chip->ac97_bus->clock);
2554 snd_intel8x0_setup_periods(chip, ichdev);
2555 port = ichdev->reg_offset;
2556 spin_lock_irq(&chip->reg_lock);
2557 chip->in_measurement = 1;
2559 if (chip->device_type != DEVICE_ALI)
2560 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE | ICH_STARTBM);
2562 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE);
2563 iputdword(chip, ICHREG(ALI_DMACR), 1 << ichdev->ali_slot);
2565 do_gettimeofday(&start_time);
2566 spin_unlock_irq(&chip->reg_lock);
2568 spin_lock_irq(&chip->reg_lock);
2569 /* check the position */
2570 pos = ichdev->fragsize1;
2571 pos -= igetword(chip, ichdev->reg_offset + ichdev->roff_picb) << ichdev->pos_shift;
2572 pos += ichdev->position;
2573 chip->in_measurement = 0;
2574 do_gettimeofday(&stop_time);
2576 if (chip->device_type == DEVICE_ALI) {
2577 iputdword(chip, ICHREG(ALI_DMACR), 1 << (ichdev->ali_slot + 16));
2578 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
2579 while (igetbyte(chip, port + ICH_REG_OFF_CR))
2582 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
2583 while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH))
2586 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
2587 spin_unlock_irq(&chip->reg_lock);
2589 t = stop_time.tv_sec - start_time.tv_sec;
2591 t += stop_time.tv_usec - start_time.tv_usec;
2592 printk(KERN_INFO "%s: measured %lu usecs\n", __FUNCTION__, t);
2594 snd_printk(KERN_ERR "?? calculation error..\n");
2597 pos = (pos / 4) * 1000;
2598 pos = (pos / t) * 1000 + ((pos % t) * 1000) / t;
2599 if (pos < 40000 || pos >= 60000)
2600 /* abnormal value. hw problem? */
2601 printk(KERN_INFO "intel8x0: measured clock %ld rejected\n", pos);
2602 else if (pos < 47500 || pos > 48500)
2603 /* not 48000Hz, tuning the clock.. */
2604 chip->ac97_bus->clock = (chip->ac97_bus->clock * 48000) / pos;
2605 printk(KERN_INFO "intel8x0: clocking to %d\n", chip->ac97_bus->clock);
2608 #ifdef CONFIG_PROC_FS
2609 static void snd_intel8x0_proc_read(struct snd_info_entry * entry,
2610 struct snd_info_buffer *buffer)
2612 struct intel8x0 *chip = entry->private_data;
2615 snd_iprintf(buffer, "Intel8x0\n\n");
2616 if (chip->device_type == DEVICE_ALI)
2618 tmp = igetdword(chip, ICHREG(GLOB_STA));
2619 snd_iprintf(buffer, "Global control : 0x%08x\n", igetdword(chip, ICHREG(GLOB_CNT)));
2620 snd_iprintf(buffer, "Global status : 0x%08x\n", tmp);
2621 if (chip->device_type == DEVICE_INTEL_ICH4)
2622 snd_iprintf(buffer, "SDM : 0x%08x\n", igetdword(chip, ICHREG(SDM)));
2623 snd_iprintf(buffer, "AC'97 codecs ready :");
2624 if (tmp & chip->codec_isr_bits) {
2626 static const char *codecs[3] = {
2627 "primary", "secondary", "tertiary"
2629 for (i = 0; i < chip->max_codecs; i++)
2630 if (tmp & chip->codec_bit[i])
2631 snd_iprintf(buffer, " %s", codecs[i]);
2633 snd_iprintf(buffer, " none");
2634 snd_iprintf(buffer, "\n");
2635 if (chip->device_type == DEVICE_INTEL_ICH4 ||
2636 chip->device_type == DEVICE_SIS)
2637 snd_iprintf(buffer, "AC'97 codecs SDIN : %i %i %i\n",
2640 chip->ac97_sdin[2]);
2643 static void __devinit snd_intel8x0_proc_init(struct intel8x0 * chip)
2645 struct snd_info_entry *entry;
2647 if (! snd_card_proc_new(chip->card, "intel8x0", &entry))
2648 snd_info_set_text_ops(entry, chip, 1024, snd_intel8x0_proc_read);
2651 #define snd_intel8x0_proc_init(x)
2654 static int snd_intel8x0_dev_free(struct snd_device *device)
2656 struct intel8x0 *chip = device->device_data;
2657 return snd_intel8x0_free(chip);
2660 struct ich_reg_info {
2661 unsigned int int_sta_mask;
2662 unsigned int offset;
2665 static unsigned int ich_codec_bits[3] = {
2666 ICH_PCR, ICH_SCR, ICH_TCR
2668 static unsigned int sis_codec_bits[3] = {
2669 ICH_PCR, ICH_SCR, ICH_SIS_TCR
2672 static int __devinit snd_intel8x0_create(struct snd_card *card,
2673 struct pci_dev *pci,
2674 unsigned long device_type,
2675 struct intel8x0 ** r_intel8x0)
2677 struct intel8x0 *chip;
2680 unsigned int int_sta_masks;
2681 struct ichdev *ichdev;
2682 static struct snd_device_ops ops = {
2683 .dev_free = snd_intel8x0_dev_free,
2686 static unsigned int bdbars[] = {
2687 3, /* DEVICE_INTEL */
2688 6, /* DEVICE_INTEL_ICH4 */
2691 4, /* DEVICE_NFORCE */
2693 static struct ich_reg_info intel_regs[6] = {
2695 { ICH_POINT, 0x10 },
2696 { ICH_MCINT, 0x20 },
2697 { ICH_M2INT, 0x40 },
2698 { ICH_P2INT, 0x50 },
2699 { ICH_SPINT, 0x60 },
2701 static struct ich_reg_info nforce_regs[4] = {
2703 { ICH_POINT, 0x10 },
2704 { ICH_MCINT, 0x20 },
2705 { ICH_NVSPINT, 0x70 },
2707 static struct ich_reg_info ali_regs[6] = {
2708 { ALI_INT_PCMIN, 0x40 },
2709 { ALI_INT_PCMOUT, 0x50 },
2710 { ALI_INT_MICIN, 0x60 },
2711 { ALI_INT_CODECSPDIFOUT, 0x70 },
2712 { ALI_INT_SPDIFIN, 0xa0 },
2713 { ALI_INT_SPDIFOUT, 0xb0 },
2715 struct ich_reg_info *tbl;
2719 if ((err = pci_enable_device(pci)) < 0)
2722 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
2724 pci_disable_device(pci);
2727 spin_lock_init(&chip->reg_lock);
2728 chip->device_type = device_type;
2733 /* module parameters */
2734 chip->buggy_irq = buggy_irq;
2735 chip->buggy_semaphore = buggy_semaphore;
2739 if (pci->vendor == PCI_VENDOR_ID_INTEL &&
2740 pci->device == PCI_DEVICE_ID_INTEL_440MX)
2741 chip->fix_nocache = 1; /* enable workaround */
2743 if ((err = pci_request_regions(pci, card->shortname)) < 0) {
2745 pci_disable_device(pci);
2749 if (device_type == DEVICE_ALI) {
2750 /* ALI5455 has no ac97 region */
2751 chip->bmaddr = pci_resource_start(pci, 0);
2755 if (pci_resource_flags(pci, 2) & IORESOURCE_MEM) { /* ICH4 and Nforce */
2757 chip->addr = pci_resource_start(pci, 2);
2758 chip->remap_addr = ioremap_nocache(chip->addr,
2759 pci_resource_len(pci, 2));
2760 if (chip->remap_addr == NULL) {
2761 snd_printk(KERN_ERR "AC'97 space ioremap problem\n");
2762 snd_intel8x0_free(chip);
2766 chip->addr = pci_resource_start(pci, 0);
2768 if (pci_resource_flags(pci, 3) & IORESOURCE_MEM) { /* ICH4 */
2770 chip->bmaddr = pci_resource_start(pci, 3);
2771 chip->remap_bmaddr = ioremap_nocache(chip->bmaddr,
2772 pci_resource_len(pci, 3));
2773 if (chip->remap_bmaddr == NULL) {
2774 snd_printk(KERN_ERR "Controller space ioremap problem\n");
2775 snd_intel8x0_free(chip);
2779 chip->bmaddr = pci_resource_start(pci, 1);
2783 chip->bdbars_count = bdbars[device_type];
2785 /* initialize offsets */
2786 switch (device_type) {
2797 for (i = 0; i < chip->bdbars_count; i++) {
2798 ichdev = &chip->ichd[i];
2800 ichdev->reg_offset = tbl[i].offset;
2801 ichdev->int_sta_mask = tbl[i].int_sta_mask;
2802 if (device_type == DEVICE_SIS) {
2803 /* SiS 7012 swaps the registers */
2804 ichdev->roff_sr = ICH_REG_OFF_PICB;
2805 ichdev->roff_picb = ICH_REG_OFF_SR;
2807 ichdev->roff_sr = ICH_REG_OFF_SR;
2808 ichdev->roff_picb = ICH_REG_OFF_PICB;
2810 if (device_type == DEVICE_ALI)
2811 ichdev->ali_slot = (ichdev->reg_offset - 0x40) / 0x10;
2812 /* SIS7012 handles the pcm data in bytes, others are in samples */
2813 ichdev->pos_shift = (device_type == DEVICE_SIS) ? 0 : 1;
2816 /* allocate buffer descriptor lists */
2817 /* the start of each lists must be aligned to 8 bytes */
2818 if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
2819 chip->bdbars_count * sizeof(u32) * ICH_MAX_FRAGS * 2,
2820 &chip->bdbars) < 0) {
2821 snd_intel8x0_free(chip);
2822 snd_printk(KERN_ERR "intel8x0: cannot allocate buffer descriptors\n");
2825 /* tables must be aligned to 8 bytes here, but the kernel pages
2826 are much bigger, so we don't care (on i386) */
2827 /* workaround for 440MX */
2828 if (chip->fix_nocache)
2829 fill_nocache(chip->bdbars.area, chip->bdbars.bytes, 1);
2831 for (i = 0; i < chip->bdbars_count; i++) {
2832 ichdev = &chip->ichd[i];
2833 ichdev->bdbar = ((u32 *)chip->bdbars.area) +
2834 (i * ICH_MAX_FRAGS * 2);
2835 ichdev->bdbar_addr = chip->bdbars.addr +
2836 (i * sizeof(u32) * ICH_MAX_FRAGS * 2);
2837 int_sta_masks |= ichdev->int_sta_mask;
2839 chip->int_sta_reg = device_type == DEVICE_ALI ?
2840 ICH_REG_ALI_INTERRUPTSR : ICH_REG_GLOB_STA;
2841 chip->int_sta_mask = int_sta_masks;
2843 /* request irq after initializaing int_sta_mask, etc */
2844 if (request_irq(pci->irq, snd_intel8x0_interrupt,
2845 SA_INTERRUPT|SA_SHIRQ, card->shortname, chip)) {
2846 snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
2847 snd_intel8x0_free(chip);
2850 chip->irq = pci->irq;
2851 pci_set_master(pci);
2852 synchronize_irq(chip->irq);
2854 switch(chip->device_type) {
2855 case DEVICE_INTEL_ICH4:
2856 /* ICH4 can have three codecs */
2857 chip->max_codecs = 3;
2858 chip->codec_bit = ich_codec_bits;
2859 chip->codec_ready_bits = ICH_PRI | ICH_SRI | ICH_TRI;
2862 /* recent SIS7012 can have three codecs */
2863 chip->max_codecs = 3;
2864 chip->codec_bit = sis_codec_bits;
2865 chip->codec_ready_bits = ICH_PRI | ICH_SRI | ICH_SIS_TRI;
2868 /* others up to two codecs */
2869 chip->max_codecs = 2;
2870 chip->codec_bit = ich_codec_bits;
2871 chip->codec_ready_bits = ICH_PRI | ICH_SRI;
2874 for (i = 0; i < chip->max_codecs; i++)
2875 chip->codec_isr_bits |= chip->codec_bit[i];
2877 if ((err = snd_intel8x0_chip_init(chip, 1)) < 0) {
2878 snd_intel8x0_free(chip);
2882 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
2883 snd_intel8x0_free(chip);
2887 snd_card_set_dev(card, &pci->dev);
2893 static struct shortname_table {
2896 } shortnames[] __devinitdata = {
2897 { PCI_DEVICE_ID_INTEL_82801AA_5, "Intel 82801AA-ICH" },
2898 { PCI_DEVICE_ID_INTEL_82801AB_5, "Intel 82901AB-ICH0" },
2899 { PCI_DEVICE_ID_INTEL_82801BA_4, "Intel 82801BA-ICH2" },
2900 { PCI_DEVICE_ID_INTEL_440MX, "Intel 440MX" },
2901 { PCI_DEVICE_ID_INTEL_82801CA_5, "Intel 82801CA-ICH3" },
2902 { PCI_DEVICE_ID_INTEL_82801DB_5, "Intel 82801DB-ICH4" },
2903 { PCI_DEVICE_ID_INTEL_82801EB_5, "Intel ICH5" },
2904 { PCI_DEVICE_ID_INTEL_ESB_5, "Intel 6300ESB" },
2905 { PCI_DEVICE_ID_INTEL_ICH6_18, "Intel ICH6" },
2906 { PCI_DEVICE_ID_INTEL_ICH7_20, "Intel ICH7" },
2907 { PCI_DEVICE_ID_INTEL_ESB2_14, "Intel ESB2" },
2908 { PCI_DEVICE_ID_SI_7012, "SiS SI7012" },
2909 { PCI_DEVICE_ID_NVIDIA_MCP1_AUDIO, "NVidia nForce" },
2910 { PCI_DEVICE_ID_NVIDIA_MCP2_AUDIO, "NVidia nForce2" },
2911 { PCI_DEVICE_ID_NVIDIA_MCP3_AUDIO, "NVidia nForce3" },
2912 { PCI_DEVICE_ID_NVIDIA_CK8S_AUDIO, "NVidia CK8S" },
2913 { PCI_DEVICE_ID_NVIDIA_CK804_AUDIO, "NVidia CK804" },
2914 { PCI_DEVICE_ID_NVIDIA_CK8_AUDIO, "NVidia CK8" },
2915 { 0x003a, "NVidia MCP04" },
2916 { 0x746d, "AMD AMD8111" },
2917 { 0x7445, "AMD AMD768" },
2918 { 0x5455, "ALi M5455" },
2922 static int __devinit snd_intel8x0_probe(struct pci_dev *pci,
2923 const struct pci_device_id *pci_id)
2925 struct snd_card *card;
2926 struct intel8x0 *chip;
2928 struct shortname_table *name;
2930 card = snd_card_new(index, id, THIS_MODULE, 0);
2934 switch (pci_id->driver_data) {
2936 strcpy(card->driver, "NFORCE");
2938 case DEVICE_INTEL_ICH4:
2939 strcpy(card->driver, "ICH4");
2942 strcpy(card->driver, "ICH");
2946 strcpy(card->shortname, "Intel ICH");
2947 for (name = shortnames; name->id; name++) {
2948 if (pci->device == name->id) {
2949 strcpy(card->shortname, name->s);
2954 if (buggy_irq < 0) {
2955 /* some Nforce[2] and ICH boards have problems with IRQ handling.
2956 * Needs to return IRQ_HANDLED for unknown irqs.
2958 if (pci_id->driver_data == DEVICE_NFORCE)
2964 if ((err = snd_intel8x0_create(card, pci, pci_id->driver_data,
2966 snd_card_free(card);
2969 card->private_data = chip;
2971 if ((err = snd_intel8x0_mixer(chip, ac97_clock, ac97_quirk)) < 0) {
2972 snd_card_free(card);
2975 if ((err = snd_intel8x0_pcm(chip)) < 0) {
2976 snd_card_free(card);
2980 snd_intel8x0_proc_init(chip);
2982 snprintf(card->longname, sizeof(card->longname),
2983 "%s with %s at %#lx, irq %i", card->shortname,
2984 snd_ac97_get_short_name(chip->ac97[0]), chip->addr, chip->irq);
2987 intel8x0_measure_ac97_clock(chip);
2989 if ((err = snd_card_register(card)) < 0) {
2990 snd_card_free(card);
2993 pci_set_drvdata(pci, card);
2997 static void __devexit snd_intel8x0_remove(struct pci_dev *pci)
2999 snd_card_free(pci_get_drvdata(pci));
3000 pci_set_drvdata(pci, NULL);
3003 static struct pci_driver driver = {
3004 .name = "Intel ICH",
3005 .id_table = snd_intel8x0_ids,
3006 .probe = snd_intel8x0_probe,
3007 .remove = __devexit_p(snd_intel8x0_remove),
3009 .suspend = intel8x0_suspend,
3010 .resume = intel8x0_resume,
3015 static int __init alsa_card_intel8x0_init(void)
3017 return pci_register_driver(&driver);
3020 static void __exit alsa_card_intel8x0_exit(void)
3022 pci_unregister_driver(&driver);
3025 module_init(alsa_card_intel8x0_init)
3026 module_exit(alsa_card_intel8x0_exit)