2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994-1996 Linus Torvalds & authors
8 * Copied from i386; many of the especially older MIPS or ISA-based platforms
9 * are basically identical. Using this file probably implies i8259 PIC
10 * support in a system but the very least interrupt numbers 0 - 15 need to
11 * be put aside for legacy devices.
13 #ifndef __ASM_MACH_GENERIC_IDE_H
14 #define __ASM_MACH_GENERIC_IDE_H
18 #include <linux/pci.h>
19 #include <linux/stddef.h>
20 #include <asm/processor.h>
23 # ifdef CONFIG_BLK_DEV_IDEPCI
30 #define IDE_ARCH_OBSOLETE_DEFAULTS
32 static __inline__ int ide_probe_legacy(void)
37 * This can be called on the ide_setup() path, super-early in
38 * boot. But the down_read() will enable local interrupts,
39 * which can cause some machines to crash. So here we detect
40 * and flag that situation and bail out early.
44 dev = pci_get_class(PCI_CLASS_BRIDGE_EISA << 8, NULL);
47 dev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
54 #elif defined(CONFIG_EISA) || defined(CONFIG_ISA)
61 static __inline__ int ide_default_irq(unsigned long base)
64 case 0x1f0: return 14;
65 case 0x170: return 15;
66 case 0x1e8: return 11;
67 case 0x168: return 10;
69 case 0x160: return 12;
75 static __inline__ unsigned long ide_default_io_base(int index)
77 if (!ide_probe_legacy())
80 * If PCI is present then it is not safe to poke around
81 * the other legacy IDE ports. Only 0x1f0 and 0x170 are
82 * defined compatibility mode ports for PCI. A user can
83 * override this using ide= but we must default safe.
85 if (no_pci_devices()) {
101 #define ide_default_io_ctl(base) ((base) + 0x206) /* obsolete */
103 #ifdef CONFIG_BLK_DEV_IDEPCI
104 #define ide_init_default_irq(base) (0)
106 #define ide_init_default_irq(base) ide_default_irq(base)
109 /* MIPS port and memory-mapped I/O string operations. */
110 static inline void __ide_flush_prologue(void)
113 if (cpu_has_dc_aliases)
118 static inline void __ide_flush_epilogue(void)
121 if (cpu_has_dc_aliases)
126 static inline void __ide_flush_dcache_range(unsigned long addr, unsigned long size)
128 if (cpu_has_dc_aliases) {
129 unsigned long end = addr + size;
132 local_flush_data_cache_page((void *)addr);
139 * insw() and gang might be called with interrupts disabled, so we can't
140 * send IPIs for flushing due to the potencial of deadlocks, see the comment
141 * above smp_call_function() in arch/mips/kernel/smp.c. We work around the
142 * problem by disabling preemption so we know we actually perform the flush
143 * on the processor that actually has the lines to be flushed which hopefully
144 * is even better for performance anyway.
146 static inline void __ide_insw(unsigned long port, void *addr,
149 __ide_flush_prologue();
150 insw(port, addr, count);
151 __ide_flush_dcache_range((unsigned long)addr, count * 2);
152 __ide_flush_epilogue();
155 static inline void __ide_insl(unsigned long port, void *addr, unsigned int count)
157 __ide_flush_prologue();
158 insl(port, addr, count);
159 __ide_flush_dcache_range((unsigned long)addr, count * 4);
160 __ide_flush_epilogue();
163 static inline void __ide_outsw(unsigned long port, const void *addr,
166 __ide_flush_prologue();
167 outsw(port, addr, count);
168 __ide_flush_dcache_range((unsigned long)addr, count * 2);
169 __ide_flush_epilogue();
172 static inline void __ide_outsl(unsigned long port, const void *addr,
175 __ide_flush_prologue();
176 outsl(port, addr, count);
177 __ide_flush_dcache_range((unsigned long)addr, count * 4);
178 __ide_flush_epilogue();
181 static inline void __ide_mm_insw(void __iomem *port, void *addr, u32 count)
183 __ide_flush_prologue();
184 readsw(port, addr, count);
185 __ide_flush_dcache_range((unsigned long)addr, count * 2);
186 __ide_flush_epilogue();
189 static inline void __ide_mm_insl(void __iomem *port, void *addr, u32 count)
191 __ide_flush_prologue();
192 readsl(port, addr, count);
193 __ide_flush_dcache_range((unsigned long)addr, count * 4);
194 __ide_flush_epilogue();
197 static inline void __ide_mm_outsw(void __iomem *port, void *addr, u32 count)
199 __ide_flush_prologue();
200 writesw(port, addr, count);
201 __ide_flush_dcache_range((unsigned long)addr, count * 2);
202 __ide_flush_epilogue();
205 static inline void __ide_mm_outsl(void __iomem * port, void *addr, u32 count)
207 __ide_flush_prologue();
208 writesl(port, addr, count);
209 __ide_flush_dcache_range((unsigned long)addr, count * 4);
210 __ide_flush_epilogue();
213 /* ide_insw calls insw, not __ide_insw. Why? */
218 #define insw(port, addr, count) __ide_insw(port, addr, count)
219 #define insl(port, addr, count) __ide_insl(port, addr, count)
220 #define outsw(port, addr, count) __ide_outsw(port, addr, count)
221 #define outsl(port, addr, count) __ide_outsl(port, addr, count)
223 #endif /* __KERNEL__ */
225 #endif /* __ASM_MACH_GENERIC_IDE_H */