2 * Handle unaligned accesses by emulation.
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
8 * Copyright (C) 1996, 1998, 1999, 2002 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
11 * This file contains exception handler for address error exception with the
12 * special capability to execute faulting instructions in software. The
13 * handler does not try to handle the case when the program counter points
14 * to an address not aligned to a word boundary.
16 * Putting data to unaligned addresses is a bad practice even on Intel where
17 * only the performance is affected. Much worse is that such code is non-
18 * portable. Due to several programs that die on MIPS due to alignment
19 * problems I decided to implement this handler anyway though I originally
20 * didn't intend to do this at all for user code.
22 * For now I enable fixing of address errors by default to make life easier.
23 * I however intend to disable this somewhen in the future when the alignment
24 * problems with user programs have been fixed. For programmers this is the
27 * Fixing address errors is a per process option. The option is inherited
28 * across fork(2) and execve(2) calls. If you really want to use the
29 * option in your user programs - I discourage the use of the software
30 * emulation strongly - use the following code in your userland stuff:
32 * #include <sys/sysmips.h>
35 * sysmips(MIPS_FIXADE, x);
38 * The argument x is 0 for disabling software emulation, enabled otherwise.
40 * Below a little program to play around with this feature.
43 * #include <sys/sysmips.h>
46 * unsigned char bar[8];
49 * main(int argc, char *argv[])
51 * struct foo x = {0, 1, 2, 3, 4, 5, 6, 7};
52 * unsigned int *p = (unsigned int *) (x.bar + 3);
56 * sysmips(MIPS_FIXADE, atoi(argv[1]));
58 * printf("*p = %08lx\n", *p);
62 * for(i = 0; i <= 7; i++)
63 * printf("%02x ", x.bar[i]);
67 * Coprocessor loads are not supported; I think this case is unimportant
70 * TODO: Handle ndc (attempted store to doubleword in uncached memory)
71 * exception for the R6000.
72 * A store crossing a page boundary might be executed only partially.
73 * Undo the partial store in this case.
76 #include <linux/module.h>
77 #include <linux/signal.h>
78 #include <linux/smp.h>
79 #include <linux/sched.h>
81 #include <asm/branch.h>
82 #include <asm/byteorder.h>
84 #include <asm/uaccess.h>
85 #include <asm/system.h>
87 #define STR(x) __STR(x)
91 unsigned long unaligned_instructions;
94 static inline int emulate_load_store_insn(struct pt_regs *regs,
95 void __user *addr, unsigned int __user *pc,
96 unsigned long **regptr, unsigned long *newvalue)
98 union mips_instruction insn;
106 * This load never faults.
108 __get_user(insn.word, pc);
110 switch (insn.i_format.opcode) {
112 * These are instructions that a compiler doesn't generate. We
113 * can assume therefore that the code is MIPS-aware and
114 * really buggy. Emulating these instructions would break the
123 * For these instructions the only way to create an address
124 * error is an attempted access to kernel/supervisor address
141 * The remaining opcodes are the ones that are really of interest.
144 if (!access_ok(VERIFY_READ, addr, 2))
147 __asm__ __volatile__ (".set\tnoat\n"
149 "1:\tlb\t%0, 0(%2)\n"
150 "2:\tlbu\t$1, 1(%2)\n\t"
152 #ifdef __LITTLE_ENDIAN
153 "1:\tlb\t%0, 1(%2)\n"
154 "2:\tlbu\t$1, 0(%2)\n\t"
160 ".section\t.fixup,\"ax\"\n\t"
164 ".section\t__ex_table,\"a\"\n\t"
165 STR(PTR)"\t1b, 4b\n\t"
166 STR(PTR)"\t2b, 4b\n\t"
168 : "=&r" (value), "=r" (res)
169 : "r" (addr), "i" (-EFAULT));
173 *regptr = ®s->regs[insn.i_format.rt];
177 if (!access_ok(VERIFY_READ, addr, 4))
180 __asm__ __volatile__ (
182 "1:\tlwl\t%0, (%2)\n"
183 "2:\tlwr\t%0, 3(%2)\n\t"
185 #ifdef __LITTLE_ENDIAN
186 "1:\tlwl\t%0, 3(%2)\n"
187 "2:\tlwr\t%0, (%2)\n\t"
190 "3:\t.section\t.fixup,\"ax\"\n\t"
194 ".section\t__ex_table,\"a\"\n\t"
195 STR(PTR)"\t1b, 4b\n\t"
196 STR(PTR)"\t2b, 4b\n\t"
198 : "=&r" (value), "=r" (res)
199 : "r" (addr), "i" (-EFAULT));
203 *regptr = ®s->regs[insn.i_format.rt];
207 if (!access_ok(VERIFY_READ, addr, 2))
210 __asm__ __volatile__ (
213 "1:\tlbu\t%0, 0(%2)\n"
214 "2:\tlbu\t$1, 1(%2)\n\t"
216 #ifdef __LITTLE_ENDIAN
217 "1:\tlbu\t%0, 1(%2)\n"
218 "2:\tlbu\t$1, 0(%2)\n\t"
224 ".section\t.fixup,\"ax\"\n\t"
228 ".section\t__ex_table,\"a\"\n\t"
229 STR(PTR)"\t1b, 4b\n\t"
230 STR(PTR)"\t2b, 4b\n\t"
232 : "=&r" (value), "=r" (res)
233 : "r" (addr), "i" (-EFAULT));
237 *regptr = ®s->regs[insn.i_format.rt];
243 * A 32-bit kernel might be running on a 64-bit processor. But
244 * if we're on a 32-bit processor and an i-cache incoherency
245 * or race makes us see a 64-bit instruction here the sdl/sdr
246 * would blow up, so for now we don't handle unaligned 64-bit
247 * instructions on 32-bit kernels.
249 if (!access_ok(VERIFY_READ, addr, 4))
252 __asm__ __volatile__ (
254 "1:\tlwl\t%0, (%2)\n"
255 "2:\tlwr\t%0, 3(%2)\n\t"
257 #ifdef __LITTLE_ENDIAN
258 "1:\tlwl\t%0, 3(%2)\n"
259 "2:\tlwr\t%0, (%2)\n\t"
261 "dsll\t%0, %0, 32\n\t"
262 "dsrl\t%0, %0, 32\n\t"
264 "3:\t.section\t.fixup,\"ax\"\n\t"
268 ".section\t__ex_table,\"a\"\n\t"
269 STR(PTR)"\t1b, 4b\n\t"
270 STR(PTR)"\t2b, 4b\n\t"
272 : "=&r" (value), "=r" (res)
273 : "r" (addr), "i" (-EFAULT));
277 *regptr = ®s->regs[insn.i_format.rt];
279 #endif /* CONFIG_64BIT */
281 /* Cannot handle 64-bit instructions in 32-bit kernel */
287 * A 32-bit kernel might be running on a 64-bit processor. But
288 * if we're on a 32-bit processor and an i-cache incoherency
289 * or race makes us see a 64-bit instruction here the sdl/sdr
290 * would blow up, so for now we don't handle unaligned 64-bit
291 * instructions on 32-bit kernels.
293 if (!access_ok(VERIFY_READ, addr, 8))
296 __asm__ __volatile__ (
298 "1:\tldl\t%0, (%2)\n"
299 "2:\tldr\t%0, 7(%2)\n\t"
301 #ifdef __LITTLE_ENDIAN
302 "1:\tldl\t%0, 7(%2)\n"
303 "2:\tldr\t%0, (%2)\n\t"
306 "3:\t.section\t.fixup,\"ax\"\n\t"
310 ".section\t__ex_table,\"a\"\n\t"
311 STR(PTR)"\t1b, 4b\n\t"
312 STR(PTR)"\t2b, 4b\n\t"
314 : "=&r" (value), "=r" (res)
315 : "r" (addr), "i" (-EFAULT));
319 *regptr = ®s->regs[insn.i_format.rt];
321 #endif /* CONFIG_64BIT */
323 /* Cannot handle 64-bit instructions in 32-bit kernel */
327 if (!access_ok(VERIFY_WRITE, addr, 2))
330 value = regs->regs[insn.i_format.rt];
331 __asm__ __volatile__ (
334 "1:\tsb\t%1, 1(%2)\n\t"
336 "2:\tsb\t$1, 0(%2)\n\t"
339 #ifdef __LITTLE_ENDIAN
341 "1:\tsb\t%1, 0(%2)\n\t"
343 "2:\tsb\t$1, 1(%2)\n\t"
348 ".section\t.fixup,\"ax\"\n\t"
352 ".section\t__ex_table,\"a\"\n\t"
353 STR(PTR)"\t1b, 4b\n\t"
354 STR(PTR)"\t2b, 4b\n\t"
357 : "r" (value), "r" (addr), "i" (-EFAULT));
363 if (!access_ok(VERIFY_WRITE, addr, 4))
366 value = regs->regs[insn.i_format.rt];
367 __asm__ __volatile__ (
370 "2:\tswr\t%1, 3(%2)\n\t"
372 #ifdef __LITTLE_ENDIAN
373 "1:\tswl\t%1, 3(%2)\n"
374 "2:\tswr\t%1, (%2)\n\t"
378 ".section\t.fixup,\"ax\"\n\t"
382 ".section\t__ex_table,\"a\"\n\t"
383 STR(PTR)"\t1b, 4b\n\t"
384 STR(PTR)"\t2b, 4b\n\t"
387 : "r" (value), "r" (addr), "i" (-EFAULT));
395 * A 32-bit kernel might be running on a 64-bit processor. But
396 * if we're on a 32-bit processor and an i-cache incoherency
397 * or race makes us see a 64-bit instruction here the sdl/sdr
398 * would blow up, so for now we don't handle unaligned 64-bit
399 * instructions on 32-bit kernels.
401 if (!access_ok(VERIFY_WRITE, addr, 8))
404 value = regs->regs[insn.i_format.rt];
405 __asm__ __volatile__ (
408 "2:\tsdr\t%1, 7(%2)\n\t"
410 #ifdef __LITTLE_ENDIAN
411 "1:\tsdl\t%1, 7(%2)\n"
412 "2:\tsdr\t%1, (%2)\n\t"
416 ".section\t.fixup,\"ax\"\n\t"
420 ".section\t__ex_table,\"a\"\n\t"
421 STR(PTR)"\t1b, 4b\n\t"
422 STR(PTR)"\t2b, 4b\n\t"
425 : "r" (value), "r" (addr), "i" (-EFAULT));
429 #endif /* CONFIG_64BIT */
431 /* Cannot handle 64-bit instructions in 32-bit kernel */
439 * I herewith declare: this does not happen. So send SIGBUS.
448 * These are the coprocessor 2 load/stores. The current
449 * implementations don't use cp2 and cp2 should always be
450 * disabled in c0_status. So send SIGILL.
451 * (No longer true: The Sony Praystation uses cp2 for
452 * 3D matrix operations. Dunno if that thingy has a MMU ...)
456 * Pheeee... We encountered an yet unknown instruction or
457 * cache coherence problem. Die sucker, die ...
462 #ifdef CONFIG_PROC_FS
463 unaligned_instructions++;
469 /* Did we have an exception handler installed? */
470 if (fixup_exception(regs))
473 die_if_kernel ("Unhandled kernel unaligned access", regs);
474 send_sig(SIGSEGV, current, 1);
479 die_if_kernel("Unhandled kernel unaligned access", regs);
480 send_sig(SIGBUS, current, 1);
485 die_if_kernel("Unhandled kernel unaligned access or invalid instruction", regs);
486 send_sig(SIGILL, current, 1);
491 asmlinkage void do_ade(struct pt_regs *regs)
493 unsigned long *regptr, newval;
494 extern int do_dsemulret(struct pt_regs *);
495 unsigned int __user *pc;
499 * Address errors may be deliberately induced by the FPU emulator to
500 * retake control of the CPU after executing the instruction in the
501 * delay slot of an emulated branch.
503 /* Terminate if exception was recognized as a delay slot return */
504 if (do_dsemulret(regs))
507 /* Otherwise handle as normal */
510 * Did we catch a fault trying to load an instruction?
511 * Or are we running in MIPS16 mode?
513 if ((regs->cp0_badvaddr == regs->cp0_epc) || (regs->cp0_epc & 0x1))
516 pc = (unsigned int __user *) exception_epc(regs);
517 if (user_mode(regs) && (current->thread.mflags & MF_FIXADE) == 0)
521 * Do branch emulation only if we didn't forward the exception.
522 * This is all so but ugly ...
525 if (!user_mode(regs))
527 if (!emulate_load_store_insn(regs, (void __user *)regs->cp0_badvaddr, pc,
529 compute_return_epc(regs);
531 * Now that branch is evaluated, update the dest
532 * register if necessary
542 die_if_kernel("Kernel unaligned instruction access", regs);
543 force_sig(SIGBUS, current);
546 * XXX On return from the signal handler we should advance the epc