2 * MPC8315E RDB Device Tree Source
4 * Copyright 2007 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "fsl,mpc8315erdb";
36 d-cache-line-size = <32>;
37 i-cache-line-size = <32>;
38 d-cache-size = <16384>;
39 i-cache-size = <16384>;
40 timebase-frequency = <0>; // from bootloader
41 bus-frequency = <0>; // from bootloader
42 clock-frequency = <0>; // from bootloader
47 device_type = "memory";
48 reg = <0x00000000 0x08000000>; // 128MB at 0
54 compatible = "fsl,mpc8315-elbc", "fsl,elbc", "simple-bus";
55 reg = <0xe0005000 0x1000>;
56 interrupts = <77 0x8>;
57 interrupt-parent = <&ipic>;
59 // CS0 and CS1 are swapped when
60 // booting from nand, but the
61 // addresses are the same.
62 ranges = <0x0 0x0 0xfe000000 0x00800000
63 0x1 0x0 0xe0600000 0x00002000
64 0x2 0x0 0xf0000000 0x00020000
65 0x3 0x0 0xfa000000 0x00008000>;
70 compatible = "cfi-flash";
71 reg = <0x0 0x0 0x800000>;
79 compatible = "fsl,mpc8315-fcm-nand",
81 reg = <0x1 0x0 0x2000>;
89 reg = <0x100000 0x300000>;
92 reg = <0x400000 0x1c00000>;
101 compatible = "fsl,mpc8315-immr", "simple-bus";
102 ranges = <0 0xe0000000 0x00100000>;
103 reg = <0xe0000000 0x00000200>;
107 device_type = "watchdog";
108 compatible = "mpc83xx_wdt";
113 #address-cells = <1>;
116 compatible = "fsl-i2c";
117 reg = <0x3000 0x100>;
118 interrupts = <14 0x8>;
119 interrupt-parent = <&ipic>;
122 compatible = "dallas,ds1339";
128 compatible = "fsl,mc9s08qg8-mpc8315erdb",
129 "fsl,mcu-mpc8349emitx";
137 compatible = "fsl,spi";
138 reg = <0x7000 0x1000>;
139 interrupts = <16 0x8>;
140 interrupt-parent = <&ipic>;
145 #address-cells = <1>;
147 compatible = "fsl,mpc8315-dma", "fsl,elo-dma";
149 ranges = <0 0x8100 0x1a8>;
150 interrupt-parent = <&ipic>;
154 compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
157 interrupt-parent = <&ipic>;
161 compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
164 interrupt-parent = <&ipic>;
168 compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
171 interrupt-parent = <&ipic>;
175 compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
178 interrupt-parent = <&ipic>;
184 compatible = "fsl-usb2-dr";
185 reg = <0x23000 0x1000>;
186 #address-cells = <1>;
188 interrupt-parent = <&ipic>;
189 interrupts = <38 0x8>;
193 enet0: ethernet@24000 {
194 #address-cells = <1>;
197 device_type = "network";
199 compatible = "gianfar";
200 reg = <0x24000 0x1000>;
201 ranges = <0x0 0x24000 0x1000>;
202 local-mac-address = [ 00 00 00 00 00 00 ];
203 interrupts = <32 0x8 33 0x8 34 0x8>;
204 interrupt-parent = <&ipic>;
205 tbi-handle = <&tbi0>;
206 phy-handle = < &phy0 >;
209 #address-cells = <1>;
211 compatible = "fsl,gianfar-mdio";
214 phy0: ethernet-phy@0 {
215 interrupt-parent = <&ipic>;
216 interrupts = <20 0x8>;
218 device_type = "ethernet-phy";
221 phy1: ethernet-phy@1 {
222 interrupt-parent = <&ipic>;
223 interrupts = <19 0x8>;
225 device_type = "ethernet-phy";
230 device_type = "tbi-phy";
235 enet1: ethernet@25000 {
236 #address-cells = <1>;
239 device_type = "network";
241 compatible = "gianfar";
242 reg = <0x25000 0x1000>;
243 ranges = <0x0 0x25000 0x1000>;
244 local-mac-address = [ 00 00 00 00 00 00 ];
245 interrupts = <35 0x8 36 0x8 37 0x8>;
246 interrupt-parent = <&ipic>;
247 tbi-handle = <&tbi1>;
248 phy-handle = < &phy1 >;
251 #address-cells = <1>;
253 compatible = "fsl,gianfar-tbi";
258 device_type = "tbi-phy";
263 serial0: serial@4500 {
265 device_type = "serial";
266 compatible = "ns16550";
267 reg = <0x4500 0x100>;
268 clock-frequency = <133333333>;
269 interrupts = <9 0x8>;
270 interrupt-parent = <&ipic>;
273 serial1: serial@4600 {
275 device_type = "serial";
276 compatible = "ns16550";
277 reg = <0x4600 0x100>;
278 clock-frequency = <133333333>;
279 interrupts = <10 0x8>;
280 interrupt-parent = <&ipic>;
284 compatible = "fsl,sec3.3", "fsl,sec3.1", "fsl,sec3.0",
285 "fsl,sec2.4", "fsl,sec2.2", "fsl,sec2.1",
287 reg = <0x30000 0x10000>;
288 interrupts = <11 0x8>;
289 interrupt-parent = <&ipic>;
290 fsl,num-channels = <4>;
291 fsl,channel-fifo-len = <24>;
292 fsl,exec-units-mask = <0x97c>;
293 fsl,descriptor-types-mask = <0x3ab0abf>;
297 compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
298 reg = <0x18000 0x1000>;
300 interrupts = <44 0x8>;
301 interrupt-parent = <&ipic>;
305 compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
306 reg = <0x19000 0x1000>;
308 interrupts = <45 0x8>;
309 interrupt-parent = <&ipic>;
313 * interrupts cell = <intr #, sense>
314 * sense values match linux IORESOURCE_IRQ_* defines:
315 * sense == 8: Level, low assertion
316 * sense == 2: Edge, high-to-low change
318 ipic: interrupt-controller@700 {
319 interrupt-controller;
320 #address-cells = <0>;
321 #interrupt-cells = <2>;
323 device_type = "ipic";
328 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
330 /* IDSEL 0x0E -mini PCI */
331 0x7000 0x0 0x0 0x1 &ipic 18 0x8
332 0x7000 0x0 0x0 0x2 &ipic 18 0x8
333 0x7000 0x0 0x0 0x3 &ipic 18 0x8
334 0x7000 0x0 0x0 0x4 &ipic 18 0x8
336 /* IDSEL 0x0F -mini PCI */
337 0x7800 0x0 0x0 0x1 &ipic 17 0x8
338 0x7800 0x0 0x0 0x2 &ipic 17 0x8
339 0x7800 0x0 0x0 0x3 &ipic 17 0x8
340 0x7800 0x0 0x0 0x4 &ipic 17 0x8
342 /* IDSEL 0x10 - PCI slot */
343 0x8000 0x0 0x0 0x1 &ipic 48 0x8
344 0x8000 0x0 0x0 0x2 &ipic 17 0x8
345 0x8000 0x0 0x0 0x3 &ipic 48 0x8
346 0x8000 0x0 0x0 0x4 &ipic 17 0x8>;
347 interrupt-parent = <&ipic>;
348 interrupts = <66 0x8>;
349 bus-range = <0x0 0x0>;
350 ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
351 0x42000000 0 0x80000000 0x80000000 0 0x10000000
352 0x01000000 0 0x00000000 0xe0300000 0 0x00100000>;
353 clock-frequency = <66666666>;
354 #interrupt-cells = <1>;
356 #address-cells = <3>;
357 reg = <0xe0008500 0x100 /* internal registers */
358 0xe0008300 0x8>; /* config space access registers */
359 compatible = "fsl,mpc8349-pci";
363 pci1: pcie@e0009000 {
364 #address-cells = <3>;
366 #interrupt-cells = <1>;
368 compatible = "fsl,mpc8315-pcie", "fsl,mpc8314-pcie";
369 reg = <0xe0009000 0x00001000>;
370 ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
371 0x01000000 0 0x00000000 0xb1000000 0 0x00800000>;
373 interrupt-map-mask = <0xf800 0 0 7>;
374 interrupt-map = <0 0 0 1 &ipic 1 8
378 clock-frequency = <0>;
381 #address-cells = <3>;
385 ranges = <0x02000000 0 0xa0000000
386 0x02000000 0 0xa0000000
388 0x01000000 0 0x00000000
389 0x01000000 0 0x00000000
394 pci2: pcie@e000a000 {
395 #address-cells = <3>;
397 #interrupt-cells = <1>;
399 compatible = "fsl,mpc8315-pcie", "fsl,mpc8314-pcie";
400 reg = <0xe000a000 0x00001000>;
401 ranges = <0x02000000 0 0xc0000000 0xc0000000 0 0x10000000
402 0x01000000 0 0x00000000 0xd1000000 0 0x00800000>;
404 interrupt-map-mask = <0xf800 0 0 7>;
405 interrupt-map = <0 0 0 1 &ipic 2 8
409 clock-frequency = <0>;
412 #address-cells = <3>;
416 ranges = <0x02000000 0 0xc0000000
417 0x02000000 0 0xc0000000
419 0x01000000 0 0x00000000
420 0x01000000 0 0x00000000