6 * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
7 * David Mosberger-Tang <davidm@hpl.hp.com>
8 * Copyright (C) 1999, 2002-2003
9 * Asit Mallick <Asit.K.Mallick@intel.com>
10 * Don Dugger <Don.Dugger@intel.com>
11 * Suresh Siddha <suresh.b.siddha@intel.com>
12 * Fenghua Yu <fenghua.yu@intel.com>
13 * Copyright (C) 1999 VA Linux Systems
14 * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
17 * ia64_switch_to now places correct virtual mapping in in TR2 for
18 * kernel stack. This allows us to handle interrupts without changing
21 * Jonathan Nicklin <nicklin@missioncriticallinux.com>
22 * Patrick O'Rourke <orourke@missioncriticallinux.com>
26 * Global (preserved) predicate usage on syscall entry/exit path:
34 #include <linux/config.h>
36 #include <asm/asmmacro.h>
37 #include <asm/cache.h>
38 #include <asm/errno.h>
39 #include <asm/kregs.h>
40 #include <asm/offsets.h>
41 #include <asm/pgtable.h>
42 #include <asm/percpu.h>
43 #include <asm/processor.h>
44 #include <asm/thread_info.h>
45 #include <asm/unistd.h>
50 * execve() is special because in case of success, we need to
51 * setup a null register window frame.
55 * Allocate 8 input registers since ptrace() may clobber them
57 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
58 alloc loc1=ar.pfs,8,2,4,0
61 mov out0=in0 // filename
62 ;; // stop bit between alloc and call
65 add out3=16,sp // regs
66 br.call.sptk.many rp=sys_execve
68 #ifdef CONFIG_IA32_SUPPORT
70 * Check if we're returning to ia32 mode. If so, we need to restore ia32 registers
73 adds r16=PT(CR_IPSR)+16,sp
78 mov ar.pfs=loc1 // restore ar.pfs
79 sxt4 r8=r8 // return 64-bit result
82 (p6) cmp.ne pKStk,pUStk=r0,r0 // a successful execve() lands us in user-mode...
84 (p6) mov ar.pfs=r0 // clear ar.pfs on success
85 (p7) br.ret.sptk.many rp
88 * In theory, we'd have to zap this state only to prevent leaking of
89 * security sensitive state (e.g., if current->mm->dumpable is zero). However,
90 * this executes in less than 20 cycles even on Itanium, so it's not worth
93 mov ar.unat=0; mov ar.lc=0
94 mov r4=0; mov f2=f0; mov b1=r0
95 mov r5=0; mov f3=f0; mov b2=r0
96 mov r6=0; mov f4=f0; mov b3=r0
97 mov r7=0; mov f5=f0; mov b4=r0
98 ldf.fill f12=[sp]; mov f13=f0; mov b5=r0
99 ldf.fill f14=[sp]; ldf.fill f15=[sp]; mov f16=f0
100 ldf.fill f17=[sp]; ldf.fill f18=[sp]; mov f19=f0
101 ldf.fill f20=[sp]; ldf.fill f21=[sp]; mov f22=f0
102 ldf.fill f23=[sp]; ldf.fill f24=[sp]; mov f25=f0
103 ldf.fill f26=[sp]; ldf.fill f27=[sp]; mov f28=f0
104 ldf.fill f29=[sp]; ldf.fill f30=[sp]; mov f31=f0
105 #ifdef CONFIG_IA32_SUPPORT
106 tbit.nz p6,p0=r16, IA64_PSR_IS_BIT
107 movl loc0=ia64_ret_from_ia32_execve
115 * sys_clone2(u64 flags, u64 ustack_base, u64 ustack_size, u64 parent_tidptr, u64 child_tidptr,
118 GLOBAL_ENTRY(sys_clone2)
120 * Allocate 8 input registers since ptrace() may clobber them
122 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
123 alloc r16=ar.pfs,8,2,6,0
125 adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
127 mov loc1=r16 // save ar.pfs across do_fork
131 tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
132 mov out4=in3 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
134 (p6) st8 [r2]=in5 // store TLS in r16 for copy_thread()
135 mov out5=in4 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
136 adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = ®s
137 mov out0=in0 // out0 = clone_flags
138 br.call.sptk.many rp=do_fork
140 adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
147 * sys_clone(u64 flags, u64 ustack_base, u64 parent_tidptr, u64 child_tidptr, u64 tls)
148 * Deprecated. Use sys_clone2() instead.
150 GLOBAL_ENTRY(sys_clone)
152 * Allocate 8 input registers since ptrace() may clobber them
154 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
155 alloc r16=ar.pfs,8,2,6,0
157 adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
159 mov loc1=r16 // save ar.pfs across do_fork
162 mov out3=16 // stacksize (compensates for 16-byte scratch area)
163 tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
164 mov out4=in2 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
166 (p6) st8 [r2]=in4 // store TLS in r13 (tp)
167 mov out5=in3 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
168 adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = ®s
169 mov out0=in0 // out0 = clone_flags
170 br.call.sptk.many rp=do_fork
172 adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
179 * prev_task <- ia64_switch_to(struct task_struct *next)
180 * With Ingo's new scheduler, interrupts are disabled when this routine gets
181 * called. The code starting at .map relies on this. The rest of the code
182 * doesn't care about the interrupt masking status.
184 GLOBAL_ENTRY(ia64_switch_to)
186 alloc r16=ar.pfs,1,0,0,0
190 adds r22=IA64_TASK_THREAD_KSP_OFFSET,r13
192 mov r27=IA64_KR(CURRENT_STACK)
193 adds r21=IA64_TASK_THREAD_KSP_OFFSET,in0
194 dep r20=0,in0,61,3 // physical address of "next"
196 st8 [r22]=sp // save kernel stack pointer of old task
197 shr.u r26=r20,IA64_GRANULE_SHIFT
201 * If we've already mapped this task's page, we can skip doing it again.
203 (p6) cmp.eq p7,p6=r26,r27
204 (p6) br.cond.dpnt .map
207 (p6) ssm psr.ic // if we had to map, reenable the psr.ic bit FIRST!!!
210 ld8 sp=[r21] // load kernel stack pointer of new task
211 mov IA64_KR(CURRENT)=in0 // update "current" application register
212 mov r8=r13 // return pointer to previously running task
213 mov r13=in0 // set "current" pointer
218 sync.i // ensure "fc"s done by this CPU are visible on other CPUs
220 br.ret.sptk.many rp // boogie on out in new context
223 rsm psr.ic // interrupts (psr.i) are already disabled here
227 or r23=r25,r20 // construct PA | page properties
228 mov r25=IA64_GRANULE_SHIFT<<2
231 mov cr.ifa=in0 // VA of next task...
233 mov r25=IA64_TR_CURRENT_STACK
234 mov IA64_KR(CURRENT_STACK)=r26 // remember last page we mapped...
236 itr.d dtr[r25]=r23 // wire in new mapping...
241 * Note that interrupts are enabled during save_switch_stack and load_switch_stack. This
242 * means that we may get an interrupt with "sp" pointing to the new kernel stack while
243 * ar.bspstore is still pointing to the old kernel backing store area. Since ar.rsc,
244 * ar.rnat, ar.bsp, and ar.bspstore are all preserved by interrupts, this is not a
245 * problem. Also, we don't need to specify unwind information for preserved registers
246 * that are not modified in save_switch_stack as the right unwind information is already
247 * specified at the call-site of save_switch_stack.
253 * - b7 holds address to return to
254 * - rp (b0) holds return address to save
256 GLOBAL_ENTRY(save_switch_stack)
259 flushrs // flush dirty regs to backing store (must be first in insn group)
261 mov r17=ar.unat // preserve caller's
263 #ifdef CONFIG_ITANIUM
266 adds r14=SW(R4)+16,sp
268 st8.spill [r14]=r4,16 // spill r4
269 lfetch.fault.excl.nt1 [r3],128
271 lfetch.fault.excl.nt1 [r2],128
272 lfetch.fault.excl.nt1 [r3],128
274 lfetch.fault.excl [r2]
275 lfetch.fault.excl [r3]
276 adds r15=SW(R5)+16,sp
282 st8.spill [r14]=r4,SW(R6)-SW(R4) // spill r4 and prefetch offset 0x1c0
283 lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x010
285 lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x090
286 lfetch.fault.excl.nt1 [r2],128 // prefetch offset 0x190
288 lfetch.fault.excl.nt1 [r3] // prefetch offset 0x110
289 lfetch.fault.excl.nt1 [r2] // prefetch offset 0x210
290 adds r15=SW(R5)+16,sp
293 st8.spill [r15]=r5,SW(R7)-SW(R5) // spill r5
294 mov.m ar.rsc=0 // put RSE in mode: enforced lazy, little endian, pl 0
295 add r2=SW(F2)+16,sp // r2 = &sw->f2
297 st8.spill [r14]=r6,SW(B0)-SW(R6) // spill r6
298 mov.m r18=ar.fpsr // preserve fpsr
299 add r3=SW(F3)+16,sp // r3 = &sw->f3
306 st8.spill [r15]=r7,SW(B2)-SW(R7) // spill r7
309 // since we're done with the spills, read and save ar.unat:
311 mov.m r20=ar.bspstore
317 st8 [r14]=r21,SW(B1)-SW(B0) // save b0
318 st8 [r15]=r23,SW(B3)-SW(B2) // save b2
322 st8 [r14]=r22,SW(B4)-SW(B1) // save b1
323 st8 [r15]=r24,SW(AR_PFS)-SW(B3) // save b3
324 mov r21=ar.lc // I-unit
325 stf.spill [r2]=f12,32
326 stf.spill [r3]=f13,32
328 st8 [r14]=r25,SW(B5)-SW(B4) // save b4
329 st8 [r15]=r16,SW(AR_LC)-SW(AR_PFS) // save ar.pfs
330 stf.spill [r2]=f14,32
331 stf.spill [r3]=f15,32
333 st8 [r14]=r26 // save b5
334 st8 [r15]=r21 // save ar.lc
335 stf.spill [r2]=f16,32
336 stf.spill [r3]=f17,32
338 stf.spill [r2]=f18,32
339 stf.spill [r3]=f19,32
341 stf.spill [r2]=f20,32
342 stf.spill [r3]=f21,32
344 stf.spill [r2]=f22,32
345 stf.spill [r3]=f23,32
347 stf.spill [r2]=f24,32
348 stf.spill [r3]=f25,32
350 stf.spill [r2]=f26,32
351 stf.spill [r3]=f27,32
353 stf.spill [r2]=f28,32
354 stf.spill [r3]=f29,32
356 stf.spill [r2]=f30,SW(AR_UNAT)-SW(F30)
357 stf.spill [r3]=f31,SW(PR)-SW(F31)
358 add r14=SW(CALLER_UNAT)+16,sp
360 st8 [r2]=r29,SW(AR_RNAT)-SW(AR_UNAT) // save ar.unat
361 st8 [r14]=r17,SW(AR_FPSR)-SW(CALLER_UNAT) // save caller_unat
364 st8 [r2]=r19,SW(AR_BSPSTORE)-SW(AR_RNAT) // save ar.rnat
365 st8 [r3]=r21 // save predicate registers
367 st8 [r2]=r20 // save ar.bspstore
368 st8 [r14]=r18 // save fpsr
369 mov ar.rsc=3 // put RSE back into eager mode, pl 0
371 END(save_switch_stack)
375 * - "invala" MUST be done at call site (normally in DO_LOAD_SWITCH_STACK)
376 * - b7 holds address to return to
377 * - must not touch r8-r11
379 ENTRY(load_switch_stack)
384 lfetch.fault.nt1 [sp]
385 adds r2=SW(AR_BSPSTORE)+16,sp
386 adds r3=SW(AR_UNAT)+16,sp
387 mov ar.rsc=0 // put RSE into enforced lazy mode
388 adds r14=SW(CALLER_UNAT)+16,sp
389 adds r15=SW(AR_FPSR)+16,sp
391 ld8 r27=[r2],(SW(B0)-SW(AR_BSPSTORE)) // bspstore
392 ld8 r29=[r3],(SW(B1)-SW(AR_UNAT)) // unat
394 ld8 r21=[r2],16 // restore b0
395 ld8 r22=[r3],16 // restore b1
397 ld8 r23=[r2],16 // restore b2
398 ld8 r24=[r3],16 // restore b3
400 ld8 r25=[r2],16 // restore b4
401 ld8 r26=[r3],16 // restore b5
403 ld8 r16=[r2],(SW(PR)-SW(AR_PFS)) // ar.pfs
404 ld8 r17=[r3],(SW(AR_RNAT)-SW(AR_LC)) // ar.lc
406 ld8 r28=[r2] // restore pr
407 ld8 r30=[r3] // restore rnat
409 ld8 r18=[r14],16 // restore caller's unat
410 ld8 r19=[r15],24 // restore fpsr
418 ldf.fill f12=[r14],32
419 ldf.fill f13=[r15],32
421 ldf.fill f14=[r14],32
422 ldf.fill f15=[r15],32
424 ldf.fill f16=[r14],32
425 ldf.fill f17=[r15],32
427 ldf.fill f18=[r14],32
428 ldf.fill f19=[r15],32
431 ldf.fill f20=[r14],32
432 ldf.fill f21=[r15],32
435 ldf.fill f22=[r14],32
436 ldf.fill f23=[r15],32
440 mov ar.unat=r29 // establish unat holding the NaT bits for r4-r7
443 ldf.fill f24=[r14],32
444 ldf.fill f25=[r15],32
447 ldf.fill f26=[r14],32
448 ldf.fill f27=[r15],32
451 ldf.fill f28=[r14],32
452 ldf.fill f29=[r15],32
455 ldf.fill f30=[r14],32
456 ldf.fill f31=[r15],24
466 mov ar.unat=r18 // restore caller's unat
467 mov ar.rnat=r30 // must restore after bspstore but before rsc!
468 mov ar.fpsr=r19 // restore fpsr
469 mov ar.rsc=3 // put RSE back into eager mode, pl 0
471 END(load_switch_stack)
474 mov r15=__NR_execve // put syscall number in place
475 break __BREAK_SYSCALL
480 mov r15=__NR_clone // put syscall number in place
481 break __BREAK_SYSCALL
486 * Invoke a system call, but do some tracing before and after the call.
487 * We MUST preserve the current register frame throughout this routine
488 * because some system calls (such as ia64_execve) directly
491 GLOBAL_ENTRY(ia64_trace_syscall)
492 PT_REGS_UNWIND_INFO(0)
494 * We need to preserve the scratch registers f6-f11 in case the system
497 adds r16=PT(F6)+16,sp
498 adds r17=PT(F7)+16,sp
500 stf.spill [r16]=f6,32
501 stf.spill [r17]=f7,32
503 stf.spill [r16]=f8,32
504 stf.spill [r17]=f9,32
508 br.call.sptk.many rp=syscall_trace_enter // give parent a chance to catch syscall args
509 adds r16=PT(F6)+16,sp
510 adds r17=PT(F7)+16,sp
520 // the syscall number may have changed, so re-load it and re-calculate the
521 // syscall entry-point:
522 adds r15=PT(R15)+16,sp // r15 = &pt_regs.r15 (syscall #)
525 mov r3=NR_syscalls - 1
528 movl r16=sys_call_table
530 shladd r20=r15,3,r16 // r20 = sys_call_table + 8*(syscall-1024)
533 (p6) ld8 r20=[r20] // load address of syscall entry point
534 (p7) movl r20=sys_ni_syscall
537 br.call.sptk.many rp=b6 // do the syscall
538 .strace_check_retval:
539 cmp.lt p6,p0=r8,r0 // syscall failed?
540 adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
541 adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
543 (p6) br.cond.sptk strace_error // syscall failed ->
544 ;; // avoid RAW on r10
546 .mem.offset 0,0; st8.spill [r2]=r8 // store return value in slot for r8
547 .mem.offset 8,0; st8.spill [r3]=r10 // clear error indication in slot for r10
548 br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
549 .ret3: br.cond.sptk .work_pending_syscall_end
552 ld8 r3=[r2] // load pt_regs.r8
553 sub r9=0,r8 // negate return value to get errno value
555 cmp.ne p6,p0=r3,r0 // is pt_regs.r8!=0?
556 adds r3=16,r2 // r3=&pt_regs.r10
560 br.cond.sptk .strace_save_retval
561 END(ia64_trace_syscall)
564 * When traced and returning from sigreturn, we invoke syscall_trace but then
565 * go straight to ia64_leave_kernel rather than ia64_leave_syscall.
567 GLOBAL_ENTRY(ia64_strace_leave_kernel)
568 PT_REGS_UNWIND_INFO(0)
570 * Some versions of gas generate bad unwind info if the first instruction of a
571 * procedure doesn't go into the first slot of a bundle. This is a workaround.
575 br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
577 .ret4: br.cond.sptk ia64_leave_kernel
578 END(ia64_strace_leave_kernel)
580 GLOBAL_ENTRY(ia64_ret_from_clone)
581 PT_REGS_UNWIND_INFO(0)
583 * Some versions of gas generate bad unwind info if the first instruction of a
584 * procedure doesn't go into the first slot of a bundle. This is a workaround.
589 * We need to call schedule_tail() to complete the scheduling process.
590 * Called by ia64_switch_to() after do_fork()->copy_thread(). r8 contains the
591 * address of the previously executing task.
593 br.call.sptk.many rp=ia64_invoke_schedule_tail
596 adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
601 and r2=_TIF_SYSCALL_TRACEAUDIT,r2
604 (p6) br.cond.spnt .strace_check_retval
605 ;; // added stop bits to prevent r8 dependency
606 END(ia64_ret_from_clone)
608 GLOBAL_ENTRY(ia64_ret_from_syscall)
609 PT_REGS_UNWIND_INFO(0)
610 cmp.ge p6,p7=r8,r0 // syscall executed successfully?
611 adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
612 mov r10=r0 // clear error indication in r10
613 (p7) br.cond.spnt handle_syscall_error // handle potential syscall failure
614 END(ia64_ret_from_syscall)
617 * ia64_leave_syscall(): Same as ia64_leave_kernel, except that it doesn't
618 * need to switch to bank 0 and doesn't restore the scratch registers.
619 * To avoid leaking kernel bits, the scratch registers are set to
620 * the following known-to-be-safe values:
622 * r1: restored (global pointer)
624 * r3: 1 (when returning to user-level)
625 * r8-r11: restored (syscall return value(s))
626 * r12: restored (user-level stack pointer)
627 * r13: restored (user-level thread pointer)
628 * r14: set to __kernel_syscall_via_epc
629 * r15: restored (syscall #)
633 * r20: user-level ar.fpsr
636 * r23: user-level ar.bspstore
637 * r24: user-level ar.rnat
638 * r25: user-level ar.unat
639 * r26: user-level ar.pfs
640 * r27: user-level ar.rsc
642 * r29: user-level psr
643 * r30: user-level cfm
646 * pr: restored (user-level pr)
647 * b0: restored (user-level rp)
649 * b7: set to __kernel_syscall_via_epc
650 * ar.unat: restored (user-level ar.unat)
651 * ar.pfs: restored (user-level ar.pfs)
652 * ar.rsc: restored (user-level ar.rsc)
653 * ar.rnat: restored (user-level ar.rnat)
654 * ar.bspstore: restored (user-level ar.bspstore)
655 * ar.fpsr: restored (user-level ar.fpsr)
660 ENTRY(ia64_leave_syscall)
661 PT_REGS_UNWIND_INFO(0)
663 * work.need_resched etc. mustn't get changed by this CPU before it returns to
664 * user- or fsys-mode, hence we disable interrupts early on.
666 * p6 controls whether current_thread_info()->flags needs to be check for
667 * extra work. We always check for extra work when returning to user-level.
668 * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
669 * is 0. After extra work processing has been completed, execution
670 * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
671 * needs to be redone.
673 #ifdef CONFIG_PREEMPT
674 rsm psr.i // disable interrupts
675 cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
676 (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
678 .pred.rel.mutex pUStk,pKStk
679 (pKStk) ld4 r21=[r20] // r21 <- preempt_count
680 (pUStk) mov r21=0 // r21 <- 0
682 cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
683 #else /* !CONFIG_PREEMPT */
685 cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
686 (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
688 .work_processed_syscall:
689 adds r2=PT(LOADRS)+16,r12
690 adds r3=PT(AR_BSPSTORE)+16,r12
691 adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
693 (p6) ld4 r31=[r18] // load current_thread_info()->flags
694 ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
697 mov r16=ar.bsp // M2 get existing backing store pointer
698 ld8 r18=[r2],PT(R9)-PT(B6) // load b6
699 (p6) and r15=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
701 ld8 r23=[r3],PT(R11)-PT(AR_BSPSTORE) // load ar.bspstore (may be garbage)
702 (p6) cmp4.ne.unc p6,p0=r15, r0 // any special work pending?
703 (p6) br.cond.spnt .work_pending_syscall
705 // start restoring the state saved on the kernel stack (struct pt_regs):
706 ld8 r9=[r2],PT(CR_IPSR)-PT(R9)
707 ld8 r11=[r3],PT(CR_IIP)-PT(R11)
708 (pNonSys) break 0 // bug check: we shouldn't be here if pNonSys is TRUE!
710 invala // M0|1 invalidate ALAT
711 rsm psr.i | psr.ic // M2 turn off interrupts and interruption collection
712 cmp.eq p9,p0=r0,r0 // A set p9 to indicate that we should restore cr.ifs
714 ld8 r29=[r2],16 // M0|1 load cr.ipsr
715 ld8 r28=[r3],16 // M0|1 load cr.iip
716 mov r22=r0 // A clear r22
718 ld8 r30=[r2],16 // M0|1 load cr.ifs
719 ld8 r25=[r3],16 // M0|1 load ar.unat
720 (pUStk) add r14=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
722 ld8 r26=[r2],PT(B0)-PT(AR_PFS) // M0|1 load ar.pfs
723 (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
726 ld8 r21=[r2],PT(AR_RNAT)-PT(B0) // M0|1 load b0
727 ld8 r27=[r3],PT(PR)-PT(AR_RSC) // M0|1 load ar.rsc
728 mov f6=f0 // F clear f6
730 ld8 r24=[r2],PT(AR_FPSR)-PT(AR_RNAT) // M0|1 load ar.rnat (may be garbage)
731 ld8 r31=[r3],PT(R1)-PT(PR) // M0|1 load predicates
732 mov f7=f0 // F clear f7
734 ld8 r20=[r2],PT(R12)-PT(AR_FPSR) // M0|1 load ar.fpsr
735 ld8.fill r1=[r3],16 // M0|1 load r1
736 (pUStk) mov r17=1 // A
738 (pUStk) st1 [r14]=r17 // M2|3
739 ld8.fill r13=[r3],16 // M0|1
740 mov f8=f0 // F clear f8
742 ld8.fill r12=[r2] // M0|1 restore r12 (sp)
743 ld8.fill r15=[r3] // M0|1 restore r15
744 mov b6=r18 // I0 restore b6
746 addl r17=THIS_CPU(ia64_phys_stacked_size_p8),r0 // A
747 mov f9=f0 // F clear f9
748 (pKStk) br.cond.dpnt.many skip_rbs_switch // B
750 srlz.d // M0 ensure interruption collection is off (for cover)
751 shr.u r18=r19,16 // I0|1 get byte size of existing "dirty" partition
752 cover // B add current frame into dirty partition & set cr.ifs
754 (pUStk) ld4 r17=[r17] // M0|1 r17 = cpu_data->phys_stacked_size_p8
755 mov r19=ar.bsp // M2 get new backing store pointer
756 mov f10=f0 // F clear f10
759 movl r14=__kernel_syscall_via_epc // X
761 mov.m ar.csd=r0 // M2 clear ar.csd
762 mov.m ar.ccv=r0 // M2 clear ar.ccv
763 mov b7=r14 // I0 clear b7 (hint with __kernel_syscall_via_epc)
765 mov.m ar.ssd=r0 // M2 clear ar.ssd
766 mov f11=f0 // F clear f11
767 br.cond.sptk.many rbs_switch // B
768 END(ia64_leave_syscall)
770 #ifdef CONFIG_IA32_SUPPORT
771 GLOBAL_ENTRY(ia64_ret_from_ia32_execve)
772 PT_REGS_UNWIND_INFO(0)
773 adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
774 adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
777 st8.spill [r2]=r8 // store return value in slot for r8 and set unat bit
779 st8.spill [r3]=r0 // clear error indication in slot for r10 and set unat bit
780 END(ia64_ret_from_ia32_execve)
782 #endif /* CONFIG_IA32_SUPPORT */
783 GLOBAL_ENTRY(ia64_leave_kernel)
784 PT_REGS_UNWIND_INFO(0)
786 * work.need_resched etc. mustn't get changed by this CPU before it returns to
787 * user- or fsys-mode, hence we disable interrupts early on.
789 * p6 controls whether current_thread_info()->flags needs to be check for
790 * extra work. We always check for extra work when returning to user-level.
791 * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
792 * is 0. After extra work processing has been completed, execution
793 * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
794 * needs to be redone.
796 #ifdef CONFIG_PREEMPT
797 rsm psr.i // disable interrupts
798 cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
799 (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
801 .pred.rel.mutex pUStk,pKStk
802 (pKStk) ld4 r21=[r20] // r21 <- preempt_count
803 (pUStk) mov r21=0 // r21 <- 0
805 cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
808 cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
809 (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
811 .work_processed_kernel:
812 adds r17=TI_FLAGS+IA64_TASK_SIZE,r13
814 (p6) ld4 r31=[r17] // load current_thread_info()->flags
815 adds r21=PT(PR)+16,r12
818 lfetch [r21],PT(CR_IPSR)-PT(PR)
819 adds r2=PT(B6)+16,r12
820 adds r3=PT(R16)+16,r12
823 ld8 r28=[r2],8 // load b6
824 adds r29=PT(R24)+16,r12
826 ld8.fill r16=[r3],PT(AR_CSD)-PT(R16)
827 adds r30=PT(AR_CCV)+16,r12
828 (p6) and r19=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
831 ld8 r15=[r30] // load ar.ccv
832 (p6) cmp4.ne.unc p6,p0=r19, r0 // any special work pending?
834 ld8 r29=[r2],16 // load b7
835 ld8 r30=[r3],16 // load ar.csd
836 (p6) br.cond.spnt .work_pending
838 ld8 r31=[r2],16 // load ar.ssd
842 ld8.fill r10=[r3],PT(R17)-PT(R10)
844 ld8.fill r11=[r2],PT(R18)-PT(R11)
855 rsm psr.i | psr.ic // initiate turning off of interrupt and interruption collection
856 invala // invalidate ALAT
872 ld8.fill r31=[r2],PT(F9)-PT(R31)
873 adds r3=PT(F10)-PT(F6),r3
875 ldf.fill f9=[r2],PT(F6)-PT(F9)
876 ldf.fill f10=[r3],PT(F8)-PT(F10)
878 ldf.fill f6=[r2],PT(F7)-PT(F6)
880 ldf.fill f7=[r2],PT(F11)-PT(F7)
883 srlz.d // ensure that inter. collection is off (VHPT is don't care, since text is pinned)
887 bsw.0 // switch back to bank 0 (no stop bit required beforehand...)
889 (pUStk) mov r18=IA64_KR(CURRENT)// M2 (12 cycle read latency)
890 adds r16=PT(CR_IPSR)+16,r12
891 adds r17=PT(CR_IIP)+16,r12
893 (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
897 ld8 r29=[r16],16 // load cr.ipsr
898 ld8 r28=[r17],16 // load cr.iip
900 ld8 r30=[r16],16 // load cr.ifs
901 ld8 r25=[r17],16 // load ar.unat
903 ld8 r26=[r16],16 // load ar.pfs
904 ld8 r27=[r17],16 // load ar.rsc
905 cmp.eq p9,p0=r0,r0 // set p9 to indicate that we should restore cr.ifs
907 ld8 r24=[r16],16 // load ar.rnat (may be garbage)
908 ld8 r23=[r17],16 // load ar.bspstore (may be garbage)
910 ld8 r31=[r16],16 // load predicates
911 ld8 r21=[r17],16 // load b0
913 ld8 r19=[r16],16 // load ar.rsc value for "loadrs"
914 ld8.fill r1=[r17],16 // load r1
916 ld8.fill r12=[r16],16
917 ld8.fill r13=[r17],16
918 (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18
920 ld8 r20=[r16],16 // ar.fpsr
921 ld8.fill r15=[r17],16
923 ld8.fill r14=[r16],16
928 (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
929 shr.u r18=r19,16 // get byte size of existing "dirty" partition
931 mov r16=ar.bsp // get existing backing store pointer
932 addl r17=THIS_CPU(ia64_phys_stacked_size_p8),r0
934 ld4 r17=[r17] // r17 = cpu_data->phys_stacked_size_p8
935 (pKStk) br.cond.dpnt skip_rbs_switch
938 * Restore user backing store.
940 * NOTE: alloc, loadrs, and cover can't be predicated.
942 (pNonSys) br.cond.dpnt dont_preserve_current_frame
943 cover // add current frame into dirty partition and set cr.ifs
945 mov r19=ar.bsp // get new backing store pointer
947 sub r16=r16,r18 // krbs = old bsp - size of dirty partition
948 cmp.ne p9,p0=r0,r0 // clear p9 to skip restore of cr.ifs
950 sub r19=r19,r16 // calculate total byte size of dirty partition
951 add r18=64,r18 // don't force in0-in7 into memory...
953 shl r19=r19,16 // shift size of dirty partition into loadrs position
955 dont_preserve_current_frame:
957 * To prevent leaking bits between the kernel and user-space,
958 * we must clear the stacked registers in the "invalid" partition here.
959 * Not pretty, but at least it's fast (3.34 registers/cycle on Itanium,
960 * 5 registers/cycle on McKinley).
964 #ifdef CONFIG_ITANIUM
969 alloc loc0=ar.pfs,2,Nregs-2,2,0
970 shr.u loc1=r18,9 // RNaTslots <= floor(dirtySize / (64*8))
971 sub r17=r17,r18 // r17 = (physStackedSize + 8) - dirtySize
973 mov ar.rsc=r19 // load ar.rsc to be used for "loadrs"
974 shladd in0=loc1,3,r17
979 #ifdef CONFIG_ITANIUM
982 alloc loc0=ar.pfs,2,Nregs-2,2,0
983 cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
984 add out0=-Nregs*8,in0
986 add out1=1,in1 // increment recursion count
988 nop.b 0 // can't do br.call here because of alloc (WAW on CFM)
997 (pRecurse) br.call.sptk.many b0=rse_clear_invalid
1002 cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
1006 (pReturn) br.ret.sptk.many b0
1008 #else /* !CONFIG_ITANIUM */
1009 alloc loc0=ar.pfs,2,Nregs-2,2,0
1010 cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
1011 add out0=-Nregs*8,in0
1012 add out1=1,in1 // increment recursion count
1021 (pRecurse) br.call.dptk.few b0=rse_clear_invalid
1025 cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
1028 (pReturn) br.ret.dptk.many b0
1029 #endif /* !CONFIG_ITANIUM */
1033 alloc r17=ar.pfs,0,0,0,0 // drop current register frame
1038 mov ar.unat=r25 // M2
1039 (pKStk) extr.u r22=r22,21,1 // I0 extract current value of psr.pp from r22
1040 (pLvSys)mov r19=r0 // A clear r19 for leave_syscall, no-op otherwise
1042 (pUStk) mov ar.bspstore=r23 // M2
1043 (pKStk) dep r29=r22,r29,21,1 // I0 update ipsr.pp with psr.pp
1044 (pLvSys)mov r16=r0 // A clear r16 for leave_syscall, no-op otherwise
1046 mov cr.ipsr=r29 // M2
1047 mov ar.pfs=r26 // I0
1048 (pLvSys)mov r17=r0 // A clear r17 for leave_syscall, no-op otherwise
1050 (p9) mov cr.ifs=r30 // M2
1052 (pLvSys)mov r18=r0 // A clear r18 for leave_syscall, no-op otherwise
1054 mov ar.fpsr=r20 // M2
1055 mov cr.iip=r28 // M2
1058 (pUStk) mov ar.rnat=r24 // M2 must happen with RSE in lazy mode
1062 mov ar.rsc=r27 // M2
1068 * r20 = ¤t->thread_info->pre_count (if CONFIG_PREEMPT)
1069 * r31 = current->thread_info->flags
1071 * p6 = TRUE if work-pending-check needs to be redone
1073 .work_pending_syscall:
1080 tbit.nz p6,p0=r31,TIF_SIGDELAYED // signal delayed from MCA/INIT/NMI/PMI context?
1081 (p6) br.cond.sptk.few .sigdelayed
1083 tbit.z p6,p0=r31,TIF_NEED_RESCHED // current_thread_info()->need_resched==0?
1084 (p6) br.cond.sptk.few .notify
1085 #ifdef CONFIG_PREEMPT
1086 (pKStk) dep r21=-1,r0,PREEMPT_ACTIVE_BIT,1
1088 (pKStk) st4 [r20]=r21
1089 ssm psr.i // enable interrupts
1091 br.call.spnt.many rp=schedule
1092 .ret9: cmp.eq p6,p0=r0,r0 // p6 <- 1
1093 rsm psr.i // disable interrupts
1095 #ifdef CONFIG_PREEMPT
1096 (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
1098 (pKStk) st4 [r20]=r0 // preempt_count() <- 0
1100 (pLvSys)br.cond.sptk.few .work_pending_syscall_end
1101 br.cond.sptk.many .work_processed_kernel // re-check
1104 (pUStk) br.call.spnt.many rp=notify_resume_user
1105 .ret10: cmp.ne p6,p0=r0,r0 // p6 <- 0
1106 (pLvSys)br.cond.sptk.few .work_pending_syscall_end
1107 br.cond.sptk.many .work_processed_kernel // don't re-check
1109 // There is a delayed signal that was detected in MCA/INIT/NMI/PMI context where
1110 // it could not be delivered. Deliver it now. The signal might be for us and
1111 // may set TIF_SIGPENDING, so redrive ia64_leave_* after processing the delayed
1115 br.call.sptk.many rp=do_sigdelayed
1116 cmp.eq p6,p0=r0,r0 // p6 <- 1, always re-check
1117 (pLvSys)br.cond.sptk.few .work_pending_syscall_end
1118 br.cond.sptk.many .work_processed_kernel // re-check
1120 .work_pending_syscall_end:
1121 adds r2=PT(R8)+16,r12
1122 adds r3=PT(R10)+16,r12
1126 br.cond.sptk.many .work_processed_syscall // re-check
1128 END(ia64_leave_kernel)
1130 ENTRY(handle_syscall_error)
1132 * Some system calls (e.g., ptrace, mmap) can return arbitrary values which could
1133 * lead us to mistake a negative return value as a failed syscall. Those syscall
1134 * must deposit a non-zero value in pt_regs.r8 to indicate an error. If
1135 * pt_regs.r8 is zero, we assume that the call completed successfully.
1137 PT_REGS_UNWIND_INFO(0)
1138 ld8 r3=[r2] // load pt_regs.r8
1140 cmp.eq p6,p7=r3,r0 // is pt_regs.r8==0?
1143 (p7) sub r8=0,r8 // negate return value to get errno
1144 br.cond.sptk ia64_leave_syscall
1145 END(handle_syscall_error)
1148 * Invoke schedule_tail(task) while preserving in0-in7, which may be needed
1149 * in case a system call gets restarted.
1151 GLOBAL_ENTRY(ia64_invoke_schedule_tail)
1152 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
1153 alloc loc1=ar.pfs,8,2,1,0
1155 mov out0=r8 // Address of previous task
1157 br.call.sptk.many rp=schedule_tail
1158 .ret11: mov ar.pfs=loc1
1161 END(ia64_invoke_schedule_tail)
1164 * Setup stack and call do_notify_resume_user(). Note that pSys and pNonSys need to
1165 * be set up by the caller. We declare 8 input registers so the system call
1166 * args get preserved, in case we need to restart a system call.
1168 ENTRY(notify_resume_user)
1169 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
1170 alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
1172 mov loc0=rp // save return address
1173 mov out0=0 // there is no "oldset"
1174 adds out1=8,sp // out1=&sigscratch->ar_pfs
1175 (pSys) mov out2=1 // out2==1 => we're in a syscall
1177 (pNonSys) mov out2=0 // out2==0 => not a syscall
1179 .spillsp ar.unat, 16
1180 st8 [sp]=r9,-16 // allocate space for ar.unat and save it
1181 st8 [out1]=loc1,-8 // save ar.pfs, out1=&sigscratch
1183 br.call.sptk.many rp=do_notify_resume_user
1185 adds sp=16,sp // pop scratch stack space
1187 ld8 r9=[sp] // load new unat from sigscratch->scratch_unat
1193 END(notify_resume_user)
1195 GLOBAL_ENTRY(sys_rt_sigsuspend)
1196 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
1197 alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
1199 mov loc0=rp // save return address
1200 mov out0=in0 // mask
1201 mov out1=in1 // sigsetsize
1202 adds out2=8,sp // out2=&sigscratch->ar_pfs
1205 .spillsp ar.unat, 16
1206 st8 [sp]=r9,-16 // allocate space for ar.unat and save it
1207 st8 [out2]=loc1,-8 // save ar.pfs, out2=&sigscratch
1209 br.call.sptk.many rp=ia64_rt_sigsuspend
1211 adds sp=16,sp // pop scratch stack space
1213 ld8 r9=[sp] // load new unat from sw->caller_unat
1219 END(sys_rt_sigsuspend)
1221 ENTRY(sys_rt_sigreturn)
1222 PT_REGS_UNWIND_INFO(0)
1224 * Allocate 8 input registers since ptrace() may clobber them
1226 alloc r2=ar.pfs,8,0,1,0
1231 cmp.eq pNonSys,pSys=r0,r0 // sigreturn isn't a normal syscall...
1234 * leave_kernel() restores f6-f11 from pt_regs, but since the streamlined
1235 * syscall-entry path does not save them we save them here instead. Note: we
1236 * don't need to save any other registers that are not saved by the stream-lined
1237 * syscall path, because restore_sigcontext() restores them.
1239 adds r16=PT(F6)+32,sp
1240 adds r17=PT(F7)+32,sp
1242 stf.spill [r16]=f6,32
1243 stf.spill [r17]=f7,32
1245 stf.spill [r16]=f8,32
1246 stf.spill [r17]=f9,32
1250 adds out0=16,sp // out0 = &sigscratch
1251 br.call.sptk.many rp=ia64_rt_sigreturn
1252 .ret19: .restore sp,0
1255 ld8 r9=[sp] // load new ar.unat
1256 mov.sptk b7=r8,ia64_leave_kernel
1260 END(sys_rt_sigreturn)
1262 GLOBAL_ENTRY(ia64_prepare_handle_unaligned)
1265 * r16 = fake ar.pfs, we simply need to make sure privilege is still 0
1268 DO_SAVE_SWITCH_STACK
1269 br.call.sptk.many rp=ia64_handle_unaligned // stack frame setup in ivt
1271 DO_LOAD_SWITCH_STACK
1272 br.cond.sptk.many rp // goes to ia64_leave_kernel
1273 END(ia64_prepare_handle_unaligned)
1276 // unw_init_running(void (*callback)(info, arg), void *arg)
1278 # define EXTRA_FRAME_SIZE ((UNW_FRAME_INFO_SIZE+15)&~15)
1280 GLOBAL_ENTRY(unw_init_running)
1281 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
1282 alloc loc1=ar.pfs,2,3,3,0
1287 DO_SAVE_SWITCH_STACK
1290 .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
1291 .fframe IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE
1292 SWITCH_STACK_SAVES(EXTRA_FRAME_SIZE)
1293 adds sp=-EXTRA_FRAME_SIZE,sp
1296 adds out0=16,sp // &info
1297 mov out1=r13 // current
1298 adds out2=16+EXTRA_FRAME_SIZE,sp // &switch_stack
1299 br.call.sptk.many rp=unw_init_frame_info
1300 1: adds out0=16,sp // &info
1302 mov loc2=gp // save gp across indirect function call
1306 br.call.sptk.many rp=b6 // invoke the callback function
1307 1: mov gp=loc2 // restore gp
1309 // For now, we don't allow changing registers from within
1310 // unw_init_running; if we ever want to allow that, we'd
1311 // have to do a load_switch_stack here:
1313 adds sp=IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE,sp
1318 END(unw_init_running)
1322 .globl sys_call_table
1324 data8 sys_ni_syscall // This must be sys_ni_syscall! See ivt.S.
1325 data8 sys_exit // 1025
1330 data8 sys_creat // 1030
1335 data8 sys_fchdir // 1035
1340 data8 sys_lseek // 1040
1345 data8 sys_setuid // 1045
1350 data8 sys_sync // 1050
1355 data8 sys_mkdir // 1055
1360 data8 ia64_brk // 1060
1365 data8 sys_ioctl // 1065
1370 data8 sys_dup2 // 1070
1375 data8 sys_getresgid // 1075
1380 data8 sys_setpgid // 1080
1383 data8 sys_sethostname
1385 data8 sys_getrlimit // 1085
1387 data8 sys_gettimeofday
1388 data8 sys_settimeofday
1390 data8 sys_poll // 1090
1395 data8 sys_swapoff // 1095
1400 data8 sys_fchown // 1100
1401 data8 ia64_getpriority
1402 data8 sys_setpriority
1405 data8 sys_gettid // 1105
1410 data8 sys_msgsnd // 1110
1415 data8 sys_shmdt // 1115
1420 data8 sys_ni_syscall // 1120 /* was: ia64_oldstat */
1421 data8 sys_ni_syscall /* was: ia64_oldlstat */
1422 data8 sys_ni_syscall /* was: ia64_oldfstat */
1425 data8 sys_remap_file_pages // 1125
1429 data8 sys_setdomainname
1430 data8 sys_newuname // 1130
1432 data8 sys_ni_syscall /* was: ia64_create_module */
1433 data8 sys_init_module
1434 data8 sys_delete_module
1435 data8 sys_ni_syscall // 1135 /* was: sys_get_kernel_syms */
1436 data8 sys_ni_syscall /* was: sys_query_module */
1440 data8 sys_personality // 1140
1441 data8 sys_ni_syscall // sys_afs_syscall
1445 data8 sys_flock // 1145
1450 data8 sys_sysctl // 1150
1455 data8 sys_mprotect // 1155
1459 data8 sys_munlockall
1460 data8 sys_sched_getparam // 1160
1461 data8 sys_sched_setparam
1462 data8 sys_sched_getscheduler
1463 data8 sys_sched_setscheduler
1464 data8 sys_sched_yield
1465 data8 sys_sched_get_priority_max // 1165
1466 data8 sys_sched_get_priority_min
1467 data8 sys_sched_rr_get_interval
1469 data8 sys_nfsservctl
1470 data8 sys_prctl // 1170
1471 data8 sys_getpagesize
1473 data8 sys_pciconfig_read
1474 data8 sys_pciconfig_write
1475 data8 sys_perfmonctl // 1175
1476 data8 sys_sigaltstack
1477 data8 sys_rt_sigaction
1478 data8 sys_rt_sigpending
1479 data8 sys_rt_sigprocmask
1480 data8 sys_rt_sigqueueinfo // 1180
1481 data8 sys_rt_sigreturn
1482 data8 sys_rt_sigsuspend
1483 data8 sys_rt_sigtimedwait
1485 data8 sys_capget // 1185
1487 data8 sys_sendfile64
1488 data8 sys_ni_syscall // sys_getpmsg (STREAMS)
1489 data8 sys_ni_syscall // sys_putpmsg (STREAMS)
1490 data8 sys_socket // 1190
1495 data8 sys_getsockname // 1195
1496 data8 sys_getpeername
1497 data8 sys_socketpair
1500 data8 sys_recv // 1200
1503 data8 sys_setsockopt
1504 data8 sys_getsockopt
1505 data8 sys_sendmsg // 1205
1507 data8 sys_pivot_root
1510 data8 sys_newstat // 1210
1514 data8 sys_getdents64
1515 data8 sys_getunwind // 1215
1520 data8 sys_getxattr // 1220
1524 data8 sys_llistxattr
1525 data8 sys_flistxattr // 1225
1526 data8 sys_removexattr
1527 data8 sys_lremovexattr
1528 data8 sys_fremovexattr
1530 data8 sys_futex // 1230
1531 data8 sys_sched_setaffinity
1532 data8 sys_sched_getaffinity
1533 data8 sys_set_tid_address
1534 data8 sys_fadvise64_64
1535 data8 sys_tgkill // 1235
1536 data8 sys_exit_group
1537 data8 sys_lookup_dcookie
1539 data8 sys_io_destroy
1540 data8 sys_io_getevents // 1240
1543 data8 sys_epoll_create
1545 data8 sys_epoll_wait // 1245
1546 data8 sys_restart_syscall
1547 data8 sys_semtimedop
1548 data8 sys_timer_create
1549 data8 sys_timer_settime
1550 data8 sys_timer_gettime // 1250
1551 data8 sys_timer_getoverrun
1552 data8 sys_timer_delete
1553 data8 sys_clock_settime
1554 data8 sys_clock_gettime
1555 data8 sys_clock_getres // 1255
1556 data8 sys_clock_nanosleep
1560 data8 sys_get_mempolicy // 1260
1561 data8 sys_set_mempolicy
1564 data8 sys_mq_timedsend
1565 data8 sys_mq_timedreceive // 1265
1567 data8 sys_mq_getsetattr
1568 data8 sys_ni_syscall // reserved for kexec_load
1569 data8 sys_ni_syscall // reserved for vserver
1570 data8 sys_waitid // 1270
1572 data8 sys_request_key
1574 data8 sys_ioprio_set
1575 data8 sys_ioprio_get // 1275
1576 data8 sys_ni_syscall
1577 data8 sys_inotify_init
1578 data8 sys_inotify_add_watch
1579 data8 sys_inotify_rm_watch
1581 .org sys_call_table + 8*NR_syscalls // guard against failures to increase NR_syscalls