2 * Cyrix MediaGX and NatSemi Geode Suspend Modulation
3 * (C) 2002 Zwane Mwaikambo <zwane@commfireservices.com>
4 * (C) 2002 Hiroshi Miura <miura@da-cha.org>
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * version 2 as published by the Free Software Foundation
11 * The author(s) of this software shall not be held liable for damages
12 * of any nature resulting due to the use of this software. This
13 * software is provided AS-IS with no warranties.
17 * (see Geode(tm) CS5530 manual (rev.4.1) page.56)
19 * CPU frequency control on NatSemi Geode GX1/GXLV processor and CS55x0
20 * are based on Suspend Moduration.
22 * Suspend Modulation works by asserting and de-asserting the SUSP# pin
23 * to CPU(GX1/GXLV) for configurable durations. When asserting SUSP#
24 * the CPU enters an idle state. GX1 stops its core clock when SUSP# is
25 * asserted then power consumption is reduced.
27 * Suspend Modulation's OFF/ON duration are configurable
28 * with 'Suspend Modulation OFF Count Register'
29 * and 'Suspend Modulation ON Count Register'.
30 * These registers are 8bit counters that represent the number of
31 * 32us intervals which the SUSP# pin is asserted(ON)/de-asserted(OFF)
34 * These counters define a ratio which is the effective frequency
35 * of operation of the system.
38 * F_eff = Fgx * ----------------------
39 * OFF Count + ON Count
41 * 0 <= On Count, Off Count <= 255
43 * From these limits, we can get register values
45 * off_duration + on_duration <= MAX_DURATION
46 * on_duration = off_duration * (stock_freq - freq) / freq
48 * off_duration = (freq * DURATION) / stock_freq
49 * on_duration = DURATION - off_duration
52 *---------------------------------------------------------------------------
55 * Dec. 12, 2003 Hiroshi Miura <miura@da-cha.org>
56 * - fix on/off register mistake
57 * - fix cpu_khz calc when it stops cpu modulation.
59 * Dec. 11, 2002 Hiroshi Miura <miura@da-cha.org>
60 * - rewrite for Cyrix MediaGX Cx5510/5520 and
61 * NatSemi Geode Cs5530(A).
63 * Jul. ??, 2002 Zwane Mwaikambo <zwane@commfireservices.com>
64 * - cs5530_mod patch for 2.4.19-rc1.
66 *---------------------------------------------------------------------------
69 * Test on machines with 5510, 5530, 5530A
72 /************************************************************************
73 * Suspend Modulation - Definitions *
74 ************************************************************************/
76 #include <linux/kernel.h>
77 #include <linux/module.h>
78 #include <linux/init.h>
79 #include <linux/smp.h>
80 #include <linux/cpufreq.h>
81 #include <linux/pci.h>
82 #include <asm/processor.h>
83 #include <asm/errno.h>
85 /* PCI config registers, all at F0 */
86 #define PCI_PMER1 0x80 /* power management enable register 1 */
87 #define PCI_PMER2 0x81 /* power management enable register 2 */
88 #define PCI_PMER3 0x82 /* power management enable register 3 */
89 #define PCI_IRQTC 0x8c /* irq speedup timer counter register:typical 2 to 4ms */
90 #define PCI_VIDTC 0x8d /* video speedup timer counter register: typical 50 to 100ms */
91 #define PCI_MODOFF 0x94 /* suspend modulation OFF counter register, 1 = 32us */
92 #define PCI_MODON 0x95 /* suspend modulation ON counter register */
93 #define PCI_SUSCFG 0x96 /* suspend configuration register */
96 #define GPM (1<<0) /* global power management */
97 #define GIT (1<<1) /* globally enable PM device idle timers */
98 #define GTR (1<<2) /* globally enable IO traps */
99 #define IRQ_SPDUP (1<<3) /* disable clock throttle during interrupt handling */
100 #define VID_SPDUP (1<<4) /* disable clock throttle during vga video handling */
103 #define SUSMOD (1<<0) /* enable/disable suspend modulation */
104 /* the belows support only with cs5530 (after rev.1.2)/cs5530A */
105 #define SMISPDUP (1<<1) /* select how SMI re-enable suspend modulation: */
106 /* IRQTC timer or read SMI speedup disable reg.(F1BAR[08-09h]) */
107 #define SUSCFG (1<<2) /* enable powering down a GXLV processor. "Special 3Volt Suspend" mode */
108 /* the belows support only with cs5530A */
109 #define PWRSVE_ISA (1<<3) /* stop ISA clock */
110 #define PWRSVE (1<<4) /* active idle */
112 struct gxfreq_params {
119 struct pci_dev *cs55x0;
122 static struct gxfreq_params *gx_params;
123 static int stock_freq;
125 /* PCI bus clock - defaults to 30.000 if cpu_khz is not available */
126 static int pci_busclk = 0;
127 module_param (pci_busclk, int, 0444);
129 /* maximum duration for which the cpu may be suspended
130 * (32us * MAX_DURATION). If no parameter is given, this defaults
132 * Note that this leads to a maximum of 8 ms(!) where the CPU clock
133 * is suspended -- processing power is just 0.39% of what it used to be,
134 * though. 781.25 kHz(!) for a 200 MHz processor -- wow. */
135 static int max_duration = 255;
136 module_param (max_duration, int, 0444);
138 /* For the default policy, we want at least some processing power
139 * - let's say 5%. (min = maxfreq / POLICY_MIN_DIV)
141 #define POLICY_MIN_DIV 20
144 #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "gx-suspmod", msg)
147 * we can detect a core multipiler from dir0_lsb
148 * from GX1 datasheet p.56,
150 * 0000 = SYSCLK multiplied by 4 (test only)
151 * 0001 = SYSCLK multiplied by 10
152 * 0010 = SYSCLK multiplied by 4
153 * 0011 = SYSCLK multiplied by 6
154 * 0100 = SYSCLK multiplied by 9
155 * 0101 = SYSCLK multiplied by 5
156 * 0110 = SYSCLK multiplied by 7
157 * 0111 = SYSCLK multiplied by 8
160 static int gx_freq_mult[16] = {
161 4, 10, 4, 6, 9, 5, 7, 8,
162 0, 0, 0, 0, 0, 0, 0, 0
166 /****************************************************************
167 * Low Level chipset interface *
168 ****************************************************************/
169 static struct pci_device_id gx_chipset_tbl[] __initdata = {
170 { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY, PCI_ANY_ID, PCI_ANY_ID },
171 { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5520, PCI_ANY_ID, PCI_ANY_ID },
172 { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5510, PCI_ANY_ID, PCI_ANY_ID },
180 static __init struct pci_dev *gx_detect_chipset(void)
182 struct pci_dev *gx_pci = NULL;
184 /* check if CPU is a MediaGX or a Geode. */
185 if ((current_cpu_data.x86_vendor != X86_VENDOR_NSC) &&
186 (current_cpu_data.x86_vendor != X86_VENDOR_CYRIX)) {
187 dprintk("error: no MediaGX/Geode processor found!\n");
191 /* detect which companion chip is used */
192 while ((gx_pci = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, gx_pci)) != NULL) {
193 if ((pci_match_id(gx_chipset_tbl, gx_pci)) != NULL)
197 dprintk("error: no supported chipset found!\n");
204 * Finds out at which efficient frequency the Cyrix MediaGX/NatSemi Geode CPU runs.
206 static unsigned int gx_get_cpuspeed(unsigned int cpu)
208 if ((gx_params->pci_suscfg & SUSMOD) == 0)
211 return (stock_freq * gx_params->off_duration)
212 / (gx_params->on_duration + gx_params->off_duration);
217 * determine current cpu speed
221 static unsigned int gx_validate_speed(unsigned int khz, u8 *on_duration, u8 *off_duration)
225 int old_tmp_freq = stock_freq;
231 for (i=max_duration; i>0; i--) {
232 tmp_off = ((khz * i) / stock_freq) & 0xff;
233 tmp_on = i - tmp_off;
234 tmp_freq = (stock_freq * tmp_off) / i;
235 /* if this relation is closer to khz, use this. If it's equal,
236 * prefer it, too - lower latency */
237 if (abs(tmp_freq - khz) <= abs(old_tmp_freq - khz)) {
238 *on_duration = tmp_on;
239 *off_duration = tmp_off;
240 old_tmp_freq = tmp_freq;
250 * set cpu speed in khz.
253 static void gx_set_cpuspeed(unsigned int khz)
256 unsigned int new_khz;
258 struct cpufreq_freqs freqs;
261 freqs.old = gx_get_cpuspeed(0);
263 new_khz = gx_validate_speed(khz, &gx_params->on_duration, &gx_params->off_duration);
267 cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
268 local_irq_save(flags);
270 if (new_khz != stock_freq) { /* if new khz == 100% of CPU speed, it is special case */
271 switch (gx_params->cs55x0->device) {
272 case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
273 pmer1 = gx_params->pci_pmer1 | IRQ_SPDUP | VID_SPDUP;
274 /* FIXME: need to test other values -- Zwane,Miura */
275 pci_write_config_byte(gx_params->cs55x0, PCI_IRQTC, 4); /* typical 2 to 4ms */
276 pci_write_config_byte(gx_params->cs55x0, PCI_VIDTC, 100);/* typical 50 to 100ms */
277 pci_write_config_byte(gx_params->cs55x0, PCI_PMER1, pmer1);
279 if (gx_params->pci_rev < 0x10) { /* CS5530(rev 1.2, 1.3) */
280 suscfg = gx_params->pci_suscfg | SUSMOD;
281 } else { /* CS5530A,B.. */
282 suscfg = gx_params->pci_suscfg | SUSMOD | PWRSVE;
285 case PCI_DEVICE_ID_CYRIX_5520:
286 case PCI_DEVICE_ID_CYRIX_5510:
287 suscfg = gx_params->pci_suscfg | SUSMOD;
290 local_irq_restore(flags);
291 dprintk("fatal: try to set unknown chipset.\n");
295 suscfg = gx_params->pci_suscfg & ~(SUSMOD);
296 gx_params->off_duration = 0;
297 gx_params->on_duration = 0;
298 dprintk("suspend modulation disabled: cpu runs 100 percent speed.\n");
301 pci_write_config_byte(gx_params->cs55x0, PCI_MODOFF, gx_params->off_duration);
302 pci_write_config_byte(gx_params->cs55x0, PCI_MODON, gx_params->on_duration);
304 pci_write_config_byte(gx_params->cs55x0, PCI_SUSCFG, suscfg);
305 pci_read_config_byte(gx_params->cs55x0, PCI_SUSCFG, &suscfg);
307 local_irq_restore(flags);
309 gx_params->pci_suscfg = suscfg;
311 cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
313 dprintk("suspend modulation w/ duration of ON:%d us, OFF:%d us\n",
314 gx_params->on_duration * 32, gx_params->off_duration * 32);
315 dprintk("suspend modulation w/ clock speed: %d kHz.\n", freqs.new);
318 /****************************************************************
319 * High level functions *
320 ****************************************************************/
323 * cpufreq_gx_verify: test if frequency range is valid
325 * This function checks if a given frequency range in kHz is valid
326 * for the hardware supported by the driver.
329 static int cpufreq_gx_verify(struct cpufreq_policy *policy)
331 unsigned int tmp_freq = 0;
334 if (!stock_freq || !policy)
338 cpufreq_verify_within_limits(policy, (stock_freq / max_duration), stock_freq);
340 /* it needs to be assured that at least one supported frequency is
341 * within policy->min and policy->max. If it is not, policy->max
342 * needs to be increased until one freuqency is supported.
343 * policy->min may not be decreased, though. This way we guarantee a
344 * specific processing capacity.
346 tmp_freq = gx_validate_speed(policy->min, &tmp1, &tmp2);
347 if (tmp_freq < policy->min)
348 tmp_freq += stock_freq / max_duration;
349 policy->min = tmp_freq;
350 if (policy->min > policy->max)
351 policy->max = tmp_freq;
352 tmp_freq = gx_validate_speed(policy->max, &tmp1, &tmp2);
353 if (tmp_freq > policy->max)
354 tmp_freq -= stock_freq / max_duration;
355 policy->max = tmp_freq;
356 if (policy->max < policy->min)
357 policy->max = policy->min;
358 cpufreq_verify_within_limits(policy, (stock_freq / max_duration), stock_freq);
367 static int cpufreq_gx_target(struct cpufreq_policy *policy,
368 unsigned int target_freq,
369 unsigned int relation)
372 unsigned int tmp_freq;
374 if (!stock_freq || !policy)
379 tmp_freq = gx_validate_speed(target_freq, &tmp1, &tmp2);
380 while (tmp_freq < policy->min) {
381 tmp_freq += stock_freq / max_duration;
382 tmp_freq = gx_validate_speed(tmp_freq, &tmp1, &tmp2);
384 while (tmp_freq > policy->max) {
385 tmp_freq -= stock_freq / max_duration;
386 tmp_freq = gx_validate_speed(tmp_freq, &tmp1, &tmp2);
389 gx_set_cpuspeed(tmp_freq);
394 static int cpufreq_gx_cpu_init(struct cpufreq_policy *policy)
396 unsigned int maxfreq, curfreq;
398 if (!policy || policy->cpu != 0)
401 /* determine maximum frequency */
403 maxfreq = pci_busclk * gx_freq_mult[getCx86(CX86_DIR1) & 0x0f];
404 } else if (cpu_khz) {
407 maxfreq = 30000 * gx_freq_mult[getCx86(CX86_DIR1) & 0x0f];
409 stock_freq = maxfreq;
410 curfreq = gx_get_cpuspeed(0);
412 dprintk("cpu max frequency is %d.\n", maxfreq);
413 dprintk("cpu current frequency is %dkHz.\n",curfreq);
415 /* setup basic struct for cpufreq API */
418 if (max_duration < POLICY_MIN_DIV)
419 policy->min = maxfreq / max_duration;
421 policy->min = maxfreq / POLICY_MIN_DIV;
422 policy->max = maxfreq;
423 policy->cur = curfreq;
424 policy->governor = CPUFREQ_DEFAULT_GOVERNOR;
425 policy->cpuinfo.min_freq = maxfreq / max_duration;
426 policy->cpuinfo.max_freq = maxfreq;
427 policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
434 * MediaGX/Geode GX initialize cpufreq driver
436 static struct cpufreq_driver gx_suspmod_driver = {
437 .get = gx_get_cpuspeed,
438 .verify = cpufreq_gx_verify,
439 .target = cpufreq_gx_target,
440 .init = cpufreq_gx_cpu_init,
441 .name = "gx-suspmod",
442 .owner = THIS_MODULE,
445 static int __init cpufreq_gx_init(void)
448 struct gxfreq_params *params;
449 struct pci_dev *gx_pci;
452 /* Test if we have the right hardware */
453 if ((gx_pci = gx_detect_chipset()) == NULL)
456 /* check whether module parameters are sane */
457 if (max_duration > 0xff)
460 dprintk("geode suspend modulation available.\n");
462 params = kzalloc(sizeof(struct gxfreq_params), GFP_KERNEL);
466 params->cs55x0 = gx_pci;
469 /* keep cs55x0 configurations */
470 pci_read_config_byte(params->cs55x0, PCI_SUSCFG, &(params->pci_suscfg));
471 pci_read_config_byte(params->cs55x0, PCI_PMER1, &(params->pci_pmer1));
472 pci_read_config_byte(params->cs55x0, PCI_PMER2, &(params->pci_pmer2));
473 pci_read_config_byte(params->cs55x0, PCI_MODON, &(params->on_duration));
474 pci_read_config_byte(params->cs55x0, PCI_MODOFF, &(params->off_duration));
475 pci_read_config_dword(params->cs55x0, PCI_CLASS_REVISION, &class_rev);
476 params->pci_rev = class_rev && 0xff;
478 if ((ret = cpufreq_register_driver(&gx_suspmod_driver))) {
480 return ret; /* register error! */
486 static void __exit cpufreq_gx_exit(void)
488 cpufreq_unregister_driver(&gx_suspmod_driver);
489 pci_dev_put(gx_params->cs55x0);
493 MODULE_AUTHOR ("Hiroshi Miura <miura@da-cha.org>");
494 MODULE_DESCRIPTION ("Cpufreq driver for Cyrix MediaGX and NatSemi Geode");
495 MODULE_LICENSE ("GPL");
497 module_init(cpufreq_gx_init);
498 module_exit(cpufreq_gx_exit);