2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
56 #include <asm/trampoline.h>
59 #include <asm/pgtable.h>
60 #include <asm/tlbflush.h>
63 #include <asm/genapic.h>
64 #include <linux/mc146818rtc.h>
66 #include <mach_apic.h>
67 #include <mach_wakecpu.h>
68 #include <smpboot_hooks.h>
71 u8 apicid_2_node[MAX_APICID];
72 static int low_mappings;
75 /* State of each CPU */
76 DEFINE_PER_CPU(int, cpu_state) = { 0 };
78 /* Store all idle threads, this can be reused instead of creating
79 * a new thread. Also avoids complicated thread destroy functionality
82 #ifdef CONFIG_HOTPLUG_CPU
84 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85 * removed after init for !CONFIG_HOTPLUG_CPU.
87 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
89 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
91 static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
92 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
93 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
96 /* Number of siblings per CPU package */
97 int smp_num_siblings = 1;
98 EXPORT_SYMBOL(smp_num_siblings);
100 /* Last level cache ID of each logical CPU */
101 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
103 /* bitmap of online cpus */
104 cpumask_t cpu_online_map __read_mostly;
105 EXPORT_SYMBOL(cpu_online_map);
107 cpumask_t cpu_callin_map;
108 cpumask_t cpu_callout_map;
109 cpumask_t cpu_possible_map;
110 EXPORT_SYMBOL(cpu_possible_map);
112 /* representing HT siblings of each logical CPU */
113 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
114 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
116 /* representing HT and core siblings of each logical CPU */
117 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
118 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
120 /* Per CPU bogomips and other parameters */
121 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
122 EXPORT_PER_CPU_SYMBOL(cpu_info);
124 static atomic_t init_deasserted;
127 /* representing cpus for which sibling maps can be computed */
128 static cpumask_t cpu_sibling_setup_map;
130 /* Set if we find a B stepping CPU */
131 static int __cpuinitdata smp_b_stepping;
133 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
135 /* which logical CPUs are on which nodes */
136 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
137 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
138 EXPORT_SYMBOL(node_to_cpumask_map);
139 /* which node each logical CPU is on */
140 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
141 EXPORT_SYMBOL(cpu_to_node_map);
143 /* set up a mapping between cpu and node. */
144 static void map_cpu_to_node(int cpu, int node)
146 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
147 cpu_set(cpu, node_to_cpumask_map[node]);
148 cpu_to_node_map[cpu] = node;
151 /* undo a mapping between cpu and node. */
152 static void unmap_cpu_to_node(int cpu)
156 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
157 for (node = 0; node < MAX_NUMNODES; node++)
158 cpu_clear(cpu, node_to_cpumask_map[node]);
159 cpu_to_node_map[cpu] = 0;
161 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
162 #define map_cpu_to_node(cpu, node) ({})
163 #define unmap_cpu_to_node(cpu) ({})
167 static int boot_cpu_logical_apicid;
169 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
170 { [0 ... NR_CPUS-1] = BAD_APICID };
172 static void map_cpu_to_logical_apicid(void)
174 int cpu = smp_processor_id();
175 int apicid = logical_smp_processor_id();
176 int node = apicid_to_node(apicid);
178 if (!node_online(node))
179 node = first_online_node;
181 cpu_2_logical_apicid[cpu] = apicid;
182 map_cpu_to_node(cpu, node);
185 void numa_remove_cpu(int cpu)
187 cpu_2_logical_apicid[cpu] = BAD_APICID;
188 unmap_cpu_to_node(cpu);
191 #define map_cpu_to_logical_apicid() do {} while (0)
195 * Report back to the Boot Processor.
198 static void __cpuinit smp_callin(void)
201 unsigned long timeout;
204 * If waken up by an INIT in an 82489DX configuration
205 * we may get here before an INIT-deassert IPI reaches
206 * our local APIC. We have to wait for the IPI or we'll
207 * lock up on an APIC access.
209 wait_for_init_deassert(&init_deasserted);
212 * (This works even if the APIC is not enabled.)
214 phys_id = read_apic_id();
215 cpuid = smp_processor_id();
216 if (cpu_isset(cpuid, cpu_callin_map)) {
217 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
220 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
223 * STARTUP IPIs are fragile beasts as they might sometimes
224 * trigger some glue motherboard logic. Complete APIC bus
225 * silence for 1 second, this overestimates the time the
226 * boot CPU is spending to send the up to 2 STARTUP IPIs
227 * by a factor of two. This should be enough.
231 * Waiting 2s total for startup (udelay is not yet working)
233 timeout = jiffies + 2*HZ;
234 while (time_before(jiffies, timeout)) {
236 * Has the boot CPU finished it's STARTUP sequence?
238 if (cpu_isset(cpuid, cpu_callout_map))
243 if (!time_before(jiffies, timeout)) {
244 panic("%s: CPU%d started up but did not get a callout!\n",
249 * the boot CPU has finished the init stage and is spinning
250 * on callin_map until we finish. We are free to set up this
251 * CPU, first the APIC. (this is probably redundant on most
255 pr_debug("CALLIN, before setup_local_APIC().\n");
256 smp_callin_clear_local_apic();
258 end_local_APIC_setup();
259 map_cpu_to_logical_apicid();
261 notify_cpu_starting(cpuid);
265 * Need to enable IRQs because it can take longer and then
266 * the NMI watchdog might kill us.
271 pr_debug("Stack at about %p\n", &cpuid);
274 * Save our processor parameters
276 smp_store_cpu_info(cpuid);
279 * Allow the master to continue.
281 cpu_set(cpuid, cpu_callin_map);
285 * Activate a secondary processor.
287 static void __cpuinit start_secondary(void *unused)
290 * Don't put *anything* before cpu_init(), SMP booting is too
291 * fragile that we want to limit the things done here to the
292 * most necessary things.
301 /* otherwise gcc will move up smp_processor_id before the cpu_init */
304 * Check TSC synchronization with the BP:
306 check_tsc_sync_target();
308 if (nmi_watchdog == NMI_IO_APIC) {
309 disable_8259A_irq(0);
310 enable_NMI_through_LVT0();
320 /* This must be done before setting cpu_online_map */
321 set_cpu_sibling_map(raw_smp_processor_id());
325 * We need to hold call_lock, so there is no inconsistency
326 * between the time smp_call_function() determines number of
327 * IPI recipients, and the time when the determination is made
328 * for which cpus receive the IPI. Holding this
329 * lock helps us to not include this cpu in a currently in progress
330 * smp_call_function().
332 * We need to hold vector_lock so there the set of online cpus
333 * does not change while we are assigning vectors to cpus. Holding
334 * this lock ensures we don't half assign or remove an irq from a cpu.
338 __setup_vector_irq(smp_processor_id());
339 cpu_set(smp_processor_id(), cpu_online_map);
340 unlock_vector_lock();
341 ipi_call_unlock_irq();
342 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
344 setup_secondary_clock();
350 static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
353 * Mask B, Pentium, but not Pentium MMX
355 if (c->x86_vendor == X86_VENDOR_INTEL &&
357 c->x86_mask >= 1 && c->x86_mask <= 4 &&
360 * Remember we have B step Pentia with bugs
365 * Certain Athlons might work (for various values of 'work') in SMP
366 * but they are not certified as MP capable.
368 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
370 if (num_possible_cpus() == 1)
373 /* Athlon 660/661 is valid. */
374 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
378 /* Duron 670 is valid */
379 if ((c->x86_model == 7) && (c->x86_mask == 0))
383 * Athlon 662, Duron 671, and Athlon >model 7 have capability
384 * bit. It's worth noting that the A5 stepping (662) of some
385 * Athlon XP's have the MP bit set.
386 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
389 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
390 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
395 /* If we get here, not a certified SMP capable AMD system. */
396 add_taint(TAINT_UNSAFE_SMP);
403 static void __cpuinit smp_checks(void)
406 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
407 "with B stepping processors.\n");
410 * Don't taint if we are running SMP kernel on a single non-MP
413 if (tainted & TAINT_UNSAFE_SMP) {
414 if (num_online_cpus())
415 printk(KERN_INFO "WARNING: This combination of AMD"
416 "processors is not suitable for SMP.\n");
418 tainted &= ~TAINT_UNSAFE_SMP;
423 * The bootstrap kernel entry code has set these up. Save them for
427 void __cpuinit smp_store_cpu_info(int id)
429 struct cpuinfo_x86 *c = &cpu_data(id);
434 identify_secondary_cpu(c);
439 void __cpuinit set_cpu_sibling_map(int cpu)
442 struct cpuinfo_x86 *c = &cpu_data(cpu);
444 cpu_set(cpu, cpu_sibling_setup_map);
446 if (smp_num_siblings > 1) {
447 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
448 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
449 c->cpu_core_id == cpu_data(i).cpu_core_id) {
450 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
451 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
452 cpu_set(i, per_cpu(cpu_core_map, cpu));
453 cpu_set(cpu, per_cpu(cpu_core_map, i));
454 cpu_set(i, c->llc_shared_map);
455 cpu_set(cpu, cpu_data(i).llc_shared_map);
459 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
462 cpu_set(cpu, c->llc_shared_map);
464 if (current_cpu_data.x86_max_cores == 1) {
465 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
470 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
471 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
472 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
473 cpu_set(i, c->llc_shared_map);
474 cpu_set(cpu, cpu_data(i).llc_shared_map);
476 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
477 cpu_set(i, per_cpu(cpu_core_map, cpu));
478 cpu_set(cpu, per_cpu(cpu_core_map, i));
480 * Does this new cpu bringup a new core?
482 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
484 * for each core in package, increment
485 * the booted_cores for this new cpu
487 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
490 * increment the core count for all
491 * the other cpus in this package
494 cpu_data(i).booted_cores++;
495 } else if (i != cpu && !c->booted_cores)
496 c->booted_cores = cpu_data(i).booted_cores;
501 /* maps the cpu to the sched domain representing multi-core */
502 cpumask_t cpu_coregroup_map(int cpu)
504 struct cpuinfo_x86 *c = &cpu_data(cpu);
506 * For perf, we return last level cache shared map.
507 * And for power savings, we return cpu_core_map
509 if (sched_mc_power_savings || sched_smt_power_savings)
510 return per_cpu(cpu_core_map, cpu);
512 return c->llc_shared_map;
515 static void impress_friends(void)
518 unsigned long bogosum = 0;
520 * Allow the user to impress friends.
522 pr_debug("Before bogomips.\n");
523 for_each_possible_cpu(cpu)
524 if (cpu_isset(cpu, cpu_callout_map))
525 bogosum += cpu_data(cpu).loops_per_jiffy;
527 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
530 (bogosum/(5000/HZ))%100);
532 pr_debug("Before bogocount - setting activated=1.\n");
535 static inline void __inquire_remote_apic(int apicid)
537 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
538 char *names[] = { "ID", "VERSION", "SPIV" };
542 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
544 for (i = 0; i < ARRAY_SIZE(regs); i++) {
545 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
550 status = safe_apic_wait_icr_idle();
553 "a previous APIC delivery may have failed\n");
555 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
560 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
561 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
564 case APIC_ICR_RR_VALID:
565 status = apic_read(APIC_RRR);
566 printk(KERN_CONT "%08x\n", status);
569 printk(KERN_CONT "failed\n");
574 #ifdef WAKE_SECONDARY_VIA_NMI
576 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
577 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
578 * won't ... remember to clear down the APIC, etc later.
581 wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
583 unsigned long send_status, accept_status = 0;
587 /* Boot on the stack */
588 /* Kick the second */
589 apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
591 pr_debug("Waiting for send to finish...\n");
592 send_status = safe_apic_wait_icr_idle();
595 * Give the other CPU some time to accept the IPI.
598 maxlvt = lapic_get_maxlvt();
599 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
600 apic_write(APIC_ESR, 0);
601 accept_status = (apic_read(APIC_ESR) & 0xEF);
602 pr_debug("NMI sent.\n");
605 printk(KERN_ERR "APIC never delivered???\n");
607 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
609 return (send_status | accept_status);
611 #endif /* WAKE_SECONDARY_VIA_NMI */
613 #ifdef WAKE_SECONDARY_VIA_INIT
615 wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
617 unsigned long send_status, accept_status = 0;
618 int maxlvt, num_starts, j;
620 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
621 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
622 atomic_set(&init_deasserted, 1);
626 maxlvt = lapic_get_maxlvt();
629 * Be paranoid about clearing APIC errors.
631 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
632 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
633 apic_write(APIC_ESR, 0);
637 pr_debug("Asserting INIT.\n");
640 * Turn INIT on target chip
645 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
648 pr_debug("Waiting for send to finish...\n");
649 send_status = safe_apic_wait_icr_idle();
653 pr_debug("Deasserting INIT.\n");
657 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
659 pr_debug("Waiting for send to finish...\n");
660 send_status = safe_apic_wait_icr_idle();
663 atomic_set(&init_deasserted, 1);
666 * Should we send STARTUP IPIs ?
668 * Determine this based on the APIC version.
669 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
671 if (APIC_INTEGRATED(apic_version[phys_apicid]))
677 * Paravirt / VMI wants a startup IPI hook here to set up the
678 * target processor state.
680 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
681 (unsigned long)stack_start.sp);
684 * Run STARTUP IPI loop.
686 pr_debug("#startup loops: %d.\n", num_starts);
688 for (j = 1; j <= num_starts; j++) {
689 pr_debug("Sending STARTUP #%d.\n", j);
690 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
691 apic_write(APIC_ESR, 0);
693 pr_debug("After apic_write.\n");
700 /* Boot on the stack */
701 /* Kick the second */
702 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
706 * Give the other CPU some time to accept the IPI.
710 pr_debug("Startup point 1.\n");
712 pr_debug("Waiting for send to finish...\n");
713 send_status = safe_apic_wait_icr_idle();
716 * Give the other CPU some time to accept the IPI.
719 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
720 apic_write(APIC_ESR, 0);
721 accept_status = (apic_read(APIC_ESR) & 0xEF);
722 if (send_status || accept_status)
725 pr_debug("After Startup.\n");
728 printk(KERN_ERR "APIC never delivered???\n");
730 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
732 return (send_status | accept_status);
734 #endif /* WAKE_SECONDARY_VIA_INIT */
737 struct work_struct work;
738 struct task_struct *idle;
739 struct completion done;
743 static void __cpuinit do_fork_idle(struct work_struct *work)
745 struct create_idle *c_idle =
746 container_of(work, struct create_idle, work);
748 c_idle->idle = fork_idle(c_idle->cpu);
749 complete(&c_idle->done);
754 /* __ref because it's safe to call free_bootmem when after_bootmem == 0. */
755 static void __ref free_bootmem_pda(struct x8664_pda *oldpda)
758 free_bootmem((unsigned long)oldpda, sizeof(*oldpda));
762 * Allocate node local memory for the AP pda.
764 * Must be called after the _cpu_pda pointer table is initialized.
766 int __cpuinit get_local_pda(int cpu)
768 struct x8664_pda *oldpda, *newpda;
769 unsigned long size = sizeof(struct x8664_pda);
770 int node = cpu_to_node(cpu);
772 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
775 oldpda = cpu_pda(cpu);
776 newpda = kmalloc_node(size, GFP_ATOMIC, node);
778 printk(KERN_ERR "Could not allocate node local PDA "
779 "for CPU %d on node %d\n", cpu, node);
782 return 0; /* have a usable pda */
788 memcpy(newpda, oldpda, size);
789 free_bootmem_pda(oldpda);
792 newpda->in_bootmem = 0;
793 cpu_pda(cpu) = newpda;
796 #endif /* CONFIG_X86_64 */
798 static int __cpuinit do_boot_cpu(int apicid, int cpu)
800 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
801 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
802 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
805 unsigned long boot_error = 0;
807 unsigned long start_ip;
808 unsigned short nmi_high = 0, nmi_low = 0;
809 struct create_idle c_idle = {
811 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
813 INIT_WORK(&c_idle.work, do_fork_idle);
816 /* Allocate node local memory for AP pdas */
818 boot_error = get_local_pda(cpu);
821 /* if can't get pda memory, can't start cpu */
825 alternatives_smp_switch(1);
827 c_idle.idle = get_idle_for_cpu(cpu);
830 * We can't use kernel_thread since we must avoid to
831 * reschedule the child.
834 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
835 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
836 init_idle(c_idle.idle, cpu);
840 if (!keventd_up() || current_is_keventd())
841 c_idle.work.func(&c_idle.work);
843 schedule_work(&c_idle.work);
844 wait_for_completion(&c_idle.done);
847 if (IS_ERR(c_idle.idle)) {
848 printk("failed fork for CPU %d\n", cpu);
849 return PTR_ERR(c_idle.idle);
852 set_idle_for_cpu(cpu, c_idle.idle);
855 per_cpu(current_task, cpu) = c_idle.idle;
857 /* Stack for startup_32 can be just as for start_secondary onwards */
860 cpu_pda(cpu)->pcurrent = c_idle.idle;
861 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
863 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
864 initial_code = (unsigned long)start_secondary;
865 stack_start.sp = (void *) c_idle.idle->thread.sp;
867 /* start_ip had better be page-aligned! */
868 start_ip = setup_trampoline();
870 /* So we see what's up */
871 printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
872 cpu, apicid, start_ip);
875 * This grunge runs the startup process for
876 * the targeted processor.
879 atomic_set(&init_deasserted, 0);
881 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
883 pr_debug("Setting warm reset code and vector.\n");
885 store_NMI_vector(&nmi_high, &nmi_low);
887 smpboot_setup_warm_reset_vector(start_ip);
889 * Be paranoid about clearing APIC errors.
891 apic_write(APIC_ESR, 0);
896 * Starting actual IPI sequence...
898 boot_error = wakeup_secondary_cpu(apicid, start_ip);
902 * allow APs to start initializing.
904 pr_debug("Before Callout %d.\n", cpu);
905 cpu_set(cpu, cpu_callout_map);
906 pr_debug("After Callout %d.\n", cpu);
909 * Wait 5s total for a response
911 for (timeout = 0; timeout < 50000; timeout++) {
912 if (cpu_isset(cpu, cpu_callin_map))
913 break; /* It has booted */
917 if (cpu_isset(cpu, cpu_callin_map)) {
918 /* number CPUs logically, starting from 1 (BSP is 0) */
920 printk(KERN_INFO "CPU%d: ", cpu);
921 print_cpu_info(&cpu_data(cpu));
922 pr_debug("CPU has booted.\n");
925 if (*((volatile unsigned char *)trampoline_base)
927 /* trampoline started but...? */
928 printk(KERN_ERR "Stuck ??\n");
930 /* trampoline code not run */
931 printk(KERN_ERR "Not responding.\n");
932 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
933 inquire_remote_apic(apicid);
940 /* Try to put things back the way they were before ... */
941 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
942 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
943 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
944 cpu_clear(cpu, cpu_present_map);
945 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
948 /* mark "stuck" area as not stuck */
949 *((volatile unsigned long *)trampoline_base) = 0;
952 * Cleanup possible dangling ends...
954 smpboot_restore_warm_reset_vector();
959 int __cpuinit native_cpu_up(unsigned int cpu)
961 int apicid = cpu_present_to_apicid(cpu);
965 WARN_ON(irqs_disabled());
967 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
969 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
970 !physid_isset(apicid, phys_cpu_present_map)) {
971 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
976 * Already booted CPU?
978 if (cpu_isset(cpu, cpu_callin_map)) {
979 pr_debug("do_boot_cpu %d Already started\n", cpu);
984 * Save current MTRR state in case it was changed since early boot
985 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
989 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
992 /* init low mem mapping */
993 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
994 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
998 err = do_boot_cpu(apicid, cpu);
1003 err = do_boot_cpu(apicid, cpu);
1006 pr_debug("do_boot_cpu failed %d\n", err);
1011 * Check TSC synchronization with the AP (keep irqs disabled
1014 local_irq_save(flags);
1015 check_tsc_sync_source(cpu);
1016 local_irq_restore(flags);
1018 while (!cpu_online(cpu)) {
1020 touch_nmi_watchdog();
1027 * Fall back to non SMP mode after errors.
1029 * RED-PEN audit/test this more. I bet there is more state messed up here.
1031 static __init void disable_smp(void)
1033 cpu_present_map = cpumask_of_cpu(0);
1034 cpu_possible_map = cpumask_of_cpu(0);
1035 smpboot_clear_io_apic_irqs();
1037 if (smp_found_config)
1038 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1040 physid_set_mask_of_physid(0, &phys_cpu_present_map);
1041 map_cpu_to_logical_apicid();
1042 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1043 cpu_set(0, per_cpu(cpu_core_map, 0));
1047 * Various sanity checks.
1049 static int __init smp_sanity_check(unsigned max_cpus)
1053 #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
1054 if (def_to_bigsmp && nr_cpu_ids > 8) {
1059 "More than 8 CPUs detected - skipping them.\n"
1060 "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
1063 for_each_present_cpu(cpu) {
1065 cpu_clear(cpu, cpu_present_map);
1070 for_each_possible_cpu(cpu) {
1072 cpu_clear(cpu, cpu_possible_map);
1080 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1081 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1082 "by the BIOS.\n", hard_smp_processor_id());
1083 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1087 * If we couldn't find an SMP configuration at boot time,
1088 * get out of here now!
1090 if (!smp_found_config && !acpi_lapic) {
1092 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1094 if (APIC_init_uniprocessor())
1095 printk(KERN_NOTICE "Local APIC not detected."
1096 " Using dummy APIC emulation.\n");
1101 * Should not be necessary because the MP table should list the boot
1102 * CPU too, but we do it for the sake of robustness anyway.
1104 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1106 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1107 boot_cpu_physical_apicid);
1108 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1113 * If we couldn't find a local APIC, then get out of here now!
1115 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1117 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1118 boot_cpu_physical_apicid);
1119 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1120 "(tell your hw vendor)\n");
1121 smpboot_clear_io_apic();
1125 verify_local_APIC();
1128 * If SMP should be disabled, then really disable it!
1131 printk(KERN_INFO "SMP mode deactivated.\n");
1132 smpboot_clear_io_apic();
1134 localise_nmi_watchdog();
1138 end_local_APIC_setup();
1145 static void __init smp_cpu_index_default(void)
1148 struct cpuinfo_x86 *c;
1150 for_each_possible_cpu(i) {
1152 /* mark all to hotplug */
1153 c->cpu_index = NR_CPUS;
1158 * Prepare for SMP bootup. The MP table or ACPI has been read
1159 * earlier. Just do some sanity checking here and enable APIC mode.
1161 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1164 smp_cpu_index_default();
1165 current_cpu_data = boot_cpu_data;
1166 cpu_callin_map = cpumask_of_cpu(0);
1169 * Setup boot CPU information
1171 smp_store_cpu_info(0); /* Final full version of the data */
1172 #ifdef CONFIG_X86_32
1173 boot_cpu_logical_apicid = logical_smp_processor_id();
1175 current_thread_info()->cpu = 0; /* needed? */
1176 set_cpu_sibling_map(0);
1178 #ifdef CONFIG_X86_64
1180 setup_apic_routing();
1183 if (smp_sanity_check(max_cpus) < 0) {
1184 printk(KERN_INFO "SMP disabled\n");
1190 if (read_apic_id() != boot_cpu_physical_apicid) {
1191 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1192 read_apic_id(), boot_cpu_physical_apicid);
1193 /* Or can we switch back to PIC here? */
1200 * Switch from PIC to APIC mode.
1204 #ifdef CONFIG_X86_64
1206 * Enable IO APIC before setting up error vector
1208 if (!skip_ioapic_setup && nr_ioapics)
1211 end_local_APIC_setup();
1213 map_cpu_to_logical_apicid();
1215 setup_portio_remap();
1217 smpboot_setup_io_apic();
1219 * Set up local APIC timer on boot CPU.
1222 printk(KERN_INFO "CPU%d: ", 0);
1223 print_cpu_info(&cpu_data(0));
1232 * Early setup to make printk work.
1234 void __init native_smp_prepare_boot_cpu(void)
1236 int me = smp_processor_id();
1237 #ifdef CONFIG_X86_32
1240 switch_to_new_gdt();
1241 /* already set me in cpu_online_map in boot_cpu_init() */
1242 cpu_set(me, cpu_callout_map);
1243 per_cpu(cpu_state, me) = CPU_ONLINE;
1246 void __init native_smp_cpus_done(unsigned int max_cpus)
1248 pr_debug("Boot done.\n");
1252 #ifdef CONFIG_X86_IO_APIC
1253 setup_ioapic_dest();
1255 check_nmi_watchdog();
1258 #ifdef CONFIG_HOTPLUG_CPU
1260 static void remove_siblinginfo(int cpu)
1263 struct cpuinfo_x86 *c = &cpu_data(cpu);
1265 for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
1266 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1268 * last thread sibling in this cpu core going down
1270 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1271 cpu_data(sibling).booted_cores--;
1274 for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
1275 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1276 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1277 cpus_clear(per_cpu(cpu_core_map, cpu));
1278 c->phys_proc_id = 0;
1280 cpu_clear(cpu, cpu_sibling_setup_map);
1283 static int additional_cpus __initdata = -1;
1285 static __init int setup_additional_cpus(char *s)
1287 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1289 early_param("additional_cpus", setup_additional_cpus);
1292 * cpu_possible_map should be static, it cannot change as cpu's
1293 * are onlined, or offlined. The reason is per-cpu data-structures
1294 * are allocated by some modules at init time, and dont expect to
1295 * do this dynamically on cpu arrival/departure.
1296 * cpu_present_map on the other hand can change dynamically.
1297 * In case when cpu_hotplug is not compiled, then we resort to current
1298 * behaviour, which is cpu_possible == cpu_present.
1301 * Three ways to find out the number of additional hotplug CPUs:
1302 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1303 * - The user can overwrite it with additional_cpus=NUM
1304 * - Otherwise don't reserve additional CPUs.
1305 * We do this because additional CPUs waste a lot of memory.
1308 __init void prefill_possible_map(void)
1313 /* no processor from mptable or madt */
1314 if (!num_processors)
1317 if (additional_cpus == -1) {
1318 if (disabled_cpus > 0)
1319 additional_cpus = disabled_cpus;
1321 additional_cpus = 0;
1324 possible = num_processors + additional_cpus;
1325 if (possible > NR_CPUS)
1328 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1329 possible, max_t(int, possible - num_processors, 0));
1331 for (i = 0; i < possible; i++)
1332 cpu_set(i, cpu_possible_map);
1334 nr_cpu_ids = possible;
1337 static void __ref remove_cpu_from_maps(int cpu)
1339 cpu_clear(cpu, cpu_online_map);
1340 cpu_clear(cpu, cpu_callout_map);
1341 cpu_clear(cpu, cpu_callin_map);
1342 /* was set by cpu_init() */
1343 cpu_clear(cpu, cpu_initialized);
1344 numa_remove_cpu(cpu);
1347 int __cpu_disable(void)
1349 int cpu = smp_processor_id();
1352 * Perhaps use cpufreq to drop frequency, but that could go
1353 * into generic code.
1355 * We won't take down the boot processor on i386 due to some
1356 * interrupts only being able to be serviced by the BSP.
1357 * Especially so if we're not using an IOAPIC -zwane
1362 if (nmi_watchdog == NMI_LOCAL_APIC)
1363 stop_apic_nmi_watchdog(NULL);
1368 * Allow any queued timer interrupts to get serviced
1369 * This is only a temporary solution until we cleanup
1370 * fixup_irqs as we do for IA64.
1375 local_irq_disable();
1376 remove_siblinginfo(cpu);
1378 /* It's now safe to remove this processor from the online map */
1380 remove_cpu_from_maps(cpu);
1381 unlock_vector_lock();
1382 fixup_irqs(cpu_online_map);
1386 void __cpu_die(unsigned int cpu)
1388 /* We don't do anything here: idle task is faking death itself. */
1391 for (i = 0; i < 10; i++) {
1392 /* They ack this in play_dead by setting CPU_DEAD */
1393 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1394 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1395 if (1 == num_online_cpus())
1396 alternatives_smp_switch(0);
1401 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1403 #else /* ... !CONFIG_HOTPLUG_CPU */
1404 int __cpu_disable(void)
1409 void __cpu_die(unsigned int cpu)
1411 /* We said "no" in __cpu_disable */