2 * at25.c -- support most SPI EEPROMs, such as Atmel AT25 models
4 * Copyright (C) 2006 David Brownell
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
12 #include <linux/kernel.h>
13 #include <linux/init.h>
14 #include <linux/module.h>
15 #include <linux/slab.h>
16 #include <linux/delay.h>
17 #include <linux/device.h>
18 #include <linux/sched.h>
20 #include <linux/spi/spi.h>
21 #include <linux/spi/eeprom.h>
25 struct spi_device *spi;
27 struct spi_eeprom chip;
28 struct bin_attribute bin;
32 #define AT25_WREN 0x06 /* latch the write enable */
33 #define AT25_WRDI 0x04 /* reset the write enable */
34 #define AT25_RDSR 0x05 /* read status register */
35 #define AT25_WRSR 0x01 /* write status register */
36 #define AT25_READ 0x03 /* read byte(s) */
37 #define AT25_WRITE 0x02 /* write byte(s)/sector */
39 #define AT25_SR_nRDY 0x01 /* nRDY = write-in-progress */
40 #define AT25_SR_WEN 0x02 /* write enable (latched) */
41 #define AT25_SR_BP0 0x04 /* BP for software writeprotect */
42 #define AT25_SR_BP1 0x08
43 #define AT25_SR_WPEN 0x80 /* writeprotect enable */
46 #define EE_MAXADDRLEN 3 /* 24 bit addresses, up to 2 MBytes */
48 /* Specs often allow 5 msec for a page write, sometimes 20 msec;
49 * it's important to recover from write timeouts.
53 /*-------------------------------------------------------------------------*/
55 #define io_limit PAGE_SIZE /* bytes */
59 struct at25_data *at25,
65 u8 command[EE_MAXADDRLEN + 1];
68 struct spi_transfer t[2];
74 /* 8/16/24-bit address is written MSB first */
75 switch (at25->addrlen) {
81 case 0: /* can't happen: for better codegen */
86 memset(t, 0, sizeof t);
88 t[0].tx_buf = command;
89 t[0].len = at25->addrlen + 1;
90 spi_message_add_tail(&t[0], &m);
94 spi_message_add_tail(&t[1], &m);
96 mutex_lock(&at25->lock);
98 /* Read it all at once.
100 * REVISIT that's potentially a problem with large chips, if
101 * other devices on the bus need to be accessed regularly or
102 * this chip is clocked very slowly
104 status = spi_sync(at25->spi, &m);
105 dev_dbg(&at25->spi->dev,
106 "read %Zd bytes at %d --> %d\n",
107 count, offset, (int) status);
109 mutex_unlock(&at25->lock);
110 return status ? status : count;
114 at25_bin_read(struct kobject *kobj, char *buf, loff_t off, size_t count)
117 struct at25_data *at25;
119 dev = container_of(kobj, struct device, kobj);
120 at25 = dev_get_drvdata(dev);
122 if (unlikely(off >= at25->bin.size))
124 if ((off + count) > at25->bin.size)
125 count = at25->bin.size - off;
126 if (unlikely(!count))
129 return at25_ee_read(at25, buf, off, count);
134 at25_ee_write(struct at25_data *at25, char *buf, loff_t off, size_t count)
137 unsigned written = 0;
141 /* Temp buffer starts with command and address */
142 buf_size = at25->chip.page_size;
143 if (buf_size > io_limit)
145 bounce = kmalloc(buf_size + at25->addrlen + 1, GFP_KERNEL);
149 /* For write, rollover is within the page ... so we write at
150 * most one page, then manually roll over to the next page.
152 bounce[0] = AT25_WRITE;
153 mutex_lock(&at25->lock);
155 unsigned long timeout, retries;
157 unsigned offset = (unsigned) off;
161 status = spi_write(at25->spi, cp, 1);
163 dev_dbg(&at25->spi->dev, "WREN --> %d\n",
168 /* 8/16/24-bit address is written MSB first */
169 switch (at25->addrlen) {
170 default: /* case 3 */
171 *cp++ = offset >> 16;
175 case 0: /* can't happen: for better codegen */
179 /* Write as much of a page as we can */
180 segment = buf_size - (offset % buf_size);
183 memcpy(cp, buf, segment);
184 status = spi_write(at25->spi, bounce,
185 segment + at25->addrlen + 1);
186 dev_dbg(&at25->spi->dev,
187 "write %u bytes at %u --> %d\n",
188 segment, offset, (int) status);
192 /* REVISIT this should detect (or prevent) failed writes
193 * to readonly sections of the EEPROM...
196 /* Wait for non-busy status */
197 timeout = jiffies + msecs_to_jiffies(EE_TIMEOUT);
202 sr = spi_w8r8(at25->spi, AT25_RDSR);
203 if (sr < 0 || (sr & AT25_SR_nRDY)) {
204 dev_dbg(&at25->spi->dev,
205 "rdsr --> %d (%02x)\n", sr, sr);
206 /* at HZ=100, this is sloooow */
210 if (!(sr & AT25_SR_nRDY))
212 } while (retries++ < 3 || time_before_eq(jiffies, timeout));
214 if (time_after(jiffies, timeout)) {
215 dev_err(&at25->spi->dev,
216 "write %d bytes offset %d, "
217 "timeout after %u msecs\n",
219 jiffies_to_msecs(jiffies -
220 (timeout - EE_TIMEOUT)));
232 mutex_unlock(&at25->lock);
235 return written ? written : status;
239 at25_bin_write(struct kobject *kobj, char *buf, loff_t off, size_t count)
242 struct at25_data *at25;
244 dev = container_of(kobj, struct device, kobj);
245 at25 = dev_get_drvdata(dev);
247 if (unlikely(off >= at25->bin.size))
249 if ((off + count) > at25->bin.size)
250 count = at25->bin.size - off;
251 if (unlikely(!count))
254 return at25_ee_write(at25, buf, off, count);
257 /*-------------------------------------------------------------------------*/
259 static int at25_probe(struct spi_device *spi)
261 struct at25_data *at25 = NULL;
262 const struct spi_eeprom *chip;
267 /* Chip description */
268 chip = spi->dev.platform_data;
270 dev_dbg(&spi->dev, "no chip description\n");
275 /* For now we only support 8/16/24 bit addressing */
276 if (chip->flags & EE_ADDR1)
278 else if (chip->flags & EE_ADDR2)
280 else if (chip->flags & EE_ADDR3)
283 dev_dbg(&spi->dev, "unsupported address type\n");
288 /* Ping the chip ... the status register is pretty portable,
289 * unlike probing manufacturer IDs. We do expect that system
290 * firmware didn't write it in the past few milliseconds!
292 sr = spi_w8r8(spi, AT25_RDSR);
293 if (sr < 0 || sr & AT25_SR_nRDY) {
294 dev_dbg(&spi->dev, "rdsr --> %d (%02x)\n", sr, sr);
299 if (!(at25 = kzalloc(sizeof *at25, GFP_KERNEL))) {
304 mutex_init(&at25->lock);
306 at25->spi = spi_dev_get(spi);
307 dev_set_drvdata(&spi->dev, at25);
308 at25->addrlen = addrlen;
310 /* Export the EEPROM bytes through sysfs, since that's convenient.
311 * Default to root-only access to the data; EEPROMs often hold data
312 * that's sensitive for read and/or write, like ethernet addresses,
313 * security codes, board-specific manufacturing calibrations, etc.
315 at25->bin.attr.name = "eeprom";
316 at25->bin.attr.mode = S_IRUSR;
317 at25->bin.attr.owner = THIS_MODULE;
318 at25->bin.read = at25_bin_read;
320 at25->bin.size = at25->chip.byte_len;
321 if (!(chip->flags & EE_READONLY)) {
322 at25->bin.write = at25_bin_write;
323 at25->bin.attr.mode |= S_IWUSR;
326 err = sysfs_create_bin_file(&spi->dev.kobj, &at25->bin);
330 dev_info(&spi->dev, "%Zd %s %s eeprom%s, pagesize %u\n",
331 (at25->bin.size < 1024)
333 : (at25->bin.size / 1024),
334 (at25->bin.size < 1024) ? "Byte" : "KByte",
336 (chip->flags & EE_READONLY) ? " (readonly)" : "",
337 at25->chip.page_size);
340 dev_dbg(&spi->dev, "probe err %d\n", err);
345 static int __devexit at25_remove(struct spi_device *spi)
347 struct at25_data *at25;
349 at25 = dev_get_drvdata(&spi->dev);
350 sysfs_remove_bin_file(&spi->dev.kobj, &at25->bin);
355 /*-------------------------------------------------------------------------*/
357 static struct spi_driver at25_driver = {
360 .owner = THIS_MODULE,
363 .remove = __devexit_p(at25_remove),
366 static int __init at25_init(void)
368 return spi_register_driver(&at25_driver);
370 module_init(at25_init);
372 static void __exit at25_exit(void)
374 spi_unregister_driver(&at25_driver);
376 module_exit(at25_exit);
378 MODULE_DESCRIPTION("Driver for most SPI EEPROMs");
379 MODULE_AUTHOR("David Brownell");
380 MODULE_LICENSE("GPL");