2 * arch/ppc/platforms/85xx/stx_gp3.c
4 * STx GP3 board specific routines
6 * Dan Malek <dan@embeddededge.com>
7 * Copyright 2004 Embedded Edge, LLC
9 * Copied from mpc8560_ads.c
10 * Copyright 2002, 2003 Motorola Inc.
12 * Ported to 2.6, Matt Porter <mporter@kernel.crashing.org>
13 * Copyright 2004-2005 MontaVista Software, Inc.
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
21 #include <linux/config.h>
22 #include <linux/stddef.h>
23 #include <linux/kernel.h>
24 #include <linux/init.h>
25 #include <linux/errno.h>
26 #include <linux/reboot.h>
27 #include <linux/pci.h>
28 #include <linux/kdev_t.h>
29 #include <linux/major.h>
30 #include <linux/blkdev.h>
31 #include <linux/console.h>
32 #include <linux/delay.h>
33 #include <linux/root_dev.h>
34 #include <linux/seq_file.h>
35 #include <linux/serial.h>
36 #include <linux/initrd.h>
37 #include <linux/module.h>
38 #include <linux/fsl_devices.h>
39 #include <linux/interrupt.h>
40 #include <linux/rio.h>
42 #include <asm/system.h>
43 #include <asm/pgtable.h>
45 #include <asm/atomic.h>
48 #include <asm/machdep.h>
49 #include <asm/open_pic.h>
50 #include <asm/bootinfo.h>
51 #include <asm/pci-bridge.h>
52 #include <asm/mpc85xx.h>
54 #include <asm/immap_85xx.h>
56 #include <asm/mpc85xx.h>
57 #include <asm/ppc_sys.h>
59 #include <syslib/cpm2_pic.h>
60 #include <syslib/ppc85xx_common.h>
61 #include <syslib/ppc85xx_rio.h>
64 unsigned char __res[sizeof(bd_t)];
67 unsigned long isa_io_base = 0;
68 unsigned long isa_mem_base = 0;
69 unsigned long pci_dram_offset = 0;
72 /* Internal interrupts are all Level Sensitive, and Positive Polarity */
73 static u8 gp3_openpic_initsenses[] __initdata = {
74 MPC85XX_INTERNAL_IRQ_SENSES,
75 0x0, /* External 0: */
76 #if defined(CONFIG_PCI)
77 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 1: PCI slot 0 */
78 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 2: PCI slot 1 */
79 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 3: PCI slot 2 */
80 (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* External 4: PCI slot 3 */
82 0x0, /* External 1: */
83 0x0, /* External 2: */
84 0x0, /* External 3: */
85 0x0, /* External 4: */
87 0x0, /* External 5: */
88 0x0, /* External 6: */
89 0x0, /* External 7: */
90 0x0, /* External 8: */
91 0x0, /* External 9: */
92 0x0, /* External 10: */
93 0x0, /* External 11: */
96 static const char *GFAR_PHY_2 = "phy0:2";
97 static const char *GFAR_PHY_4 = "phy0:4";
100 * Setup the architecture
105 bd_t *binfo = (bd_t *) __res;
107 struct gianfar_platform_data *pdata;
108 struct gianfar_mdio_data *mdata;
112 /* get the core frequency */
113 freq = binfo->bi_intfreq;
116 ppc_md.progress("gp3_setup_arch()", 0);
118 /* Set loops_per_jiffy to a half-way reasonable value,
119 for use until calibrate_delay gets called. */
120 loops_per_jiffy = freq / HZ;
123 /* setup PCI host bridges */
124 mpc85xx_setup_hose();
127 /* setup the board related info for the MDIO bus */
128 mdata = (struct gianfar_mdio_data *) ppc_sys_get_pdata(MPC85xx_MDIO);
130 mdata->irq[2] = MPC85xx_IRQ_EXT5;
131 mdata->irq[4] = MPC85xx_IRQ_EXT5;
133 mdata->paddr += binfo->bi_immr_base;
135 /* setup the board related information for the enet controllers */
136 pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC85xx_TSEC1);
138 /* pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR; */
139 pdata->bus_id = GFAR_PHY_2;
140 memcpy(pdata->mac_addr, binfo->bi_enetaddr, 6);
143 pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC85xx_TSEC2);
145 /* pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR; */
146 pdata->bus_id = GFAR_PHY_4;
147 memcpy(pdata->mac_addr, binfo->bi_enet1addr, 6);
150 #ifdef CONFIG_BLK_DEV_INITRD
152 ROOT_DEV = Root_RAM0;
155 #ifdef CONFIG_ROOT_NFS
158 ROOT_DEV = Root_HDA1;
161 printk ("bi_immr_base = %8.8lx\n", binfo->bi_immr_base);
164 static irqreturn_t cpm2_cascade(int irq, void *dev_id, struct pt_regs *regs)
166 while ((irq = cpm2_get_irq(regs)) >= 0)
172 static struct irqaction cpm2_irqaction = {
173 .handler = cpm2_cascade,
174 .flags = SA_INTERRUPT,
175 .mask = CPU_MASK_NONE,
176 .name = "cpm2_cascade",
182 bd_t *binfo = (bd_t *) __res;
188 /* Determine the Physical Address of the OpenPIC regs */
189 phys_addr_t OpenPIC_PAddr =
190 binfo->bi_immr_base + MPC85xx_OPENPIC_OFFSET;
191 OpenPIC_Addr = ioremap(OpenPIC_PAddr, MPC85xx_OPENPIC_SIZE);
192 OpenPIC_InitSenses = gp3_openpic_initsenses;
193 OpenPIC_NumInitSenses = sizeof (gp3_openpic_initsenses);
195 /* Skip reserved space and internal sources */
196 openpic_set_sources(0, 32, OpenPIC_Addr + 0x10200);
198 /* Map PIC IRQs 0-11 */
199 openpic_set_sources(48, 12, OpenPIC_Addr + 0x10000);
202 * Let openpic interrupts starting from an offset, to
203 * leave space for cascading interrupts underneath.
205 openpic_init(MPC85xx_OPENPIC_IRQ_OFFSET);
210 setup_irq(MPC85xx_IRQ_CPM, &cpm2_irqaction);
216 gp3_show_cpuinfo(struct seq_file *m)
218 uint pvid, svid, phid1;
219 bd_t *binfo = (bd_t *) __res;
222 extern unsigned long total_memory; /* in mm/init */
224 /* get the core frequency */
225 freq = binfo->bi_intfreq;
227 pvid = mfspr(SPRN_PVR);
228 svid = mfspr(SPRN_SVR);
230 memsize = total_memory;
232 seq_printf(m, "Vendor\t\t: RPC Electronics STx \n");
233 seq_printf(m, "Machine\t\t: GP3 - MPC%s\n", cur_ppc_sys_spec->ppc_sys_name);
234 seq_printf(m, "bus freq\t: %u.%.6u MHz\n", freq / 1000000,
236 seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
237 seq_printf(m, "SVR\t\t: 0x%x\n", svid);
239 /* Display cpu Pll setting */
240 phid1 = mfspr(SPRN_HID1);
241 seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
243 /* Display the amount of memory */
244 seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
250 int mpc85xx_map_irq(struct pci_dev *dev, unsigned char idsel,
253 static char pci_irq_table[][4] =
255 * PCI IDSEL/INTPIN->INTLINE
259 {PIRQA, PIRQB, PIRQC, PIRQD},
260 {PIRQD, PIRQA, PIRQB, PIRQC},
261 {PIRQC, PIRQD, PIRQA, PIRQB},
262 {PIRQB, PIRQC, PIRQD, PIRQA},
265 const long min_idsel = 12, max_idsel = 15, irqs_per_slot = 4;
266 return PCI_IRQ_TABLE_LOOKUP;
269 int mpc85xx_exclude_device(u_char bus, u_char devfn)
271 if (bus == 0 && PCI_SLOT(devfn) == 0)
272 return PCIBIOS_DEVICE_NOT_FOUND;
274 return PCIBIOS_SUCCESSFUL;
276 #endif /* CONFIG_PCI */
278 #ifdef CONFIG_RAPIDIO
280 platform_rio_init(void)
283 * The STx firmware configures the RapidIO Local Access Window
284 * at 0xc0000000 with a size of 512MB.
286 mpc85xx_rio_setup(0xc0000000, 0x20000000);
288 #endif /* CONFIG_RAPIDIO */
291 platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
292 unsigned long r6, unsigned long r7)
294 /* parse_bootinfo must always be called first */
295 parse_bootinfo(find_bootinfo());
298 * If we were passed in a board information, copy it into the
299 * residual data area.
302 memcpy((void *) __res, (void *) (r3 + KERNELBASE),
306 #if defined(CONFIG_BLK_DEV_INITRD)
308 * If the init RAM disk has been configured in, and there's a valid
309 * starting address for it, set it up.
312 initrd_start = r4 + KERNELBASE;
313 initrd_end = r5 + KERNELBASE;
315 #endif /* CONFIG_BLK_DEV_INITRD */
317 /* Copy the kernel command line arguments to a safe place. */
320 *(char *) (r7 + KERNELBASE) = 0;
321 strcpy(cmd_line, (char *) (r6 + KERNELBASE));
324 identify_ppc_sys_by_id(mfspr(SPRN_SVR));
326 /* setup the PowerPC module struct */
327 ppc_md.setup_arch = gp3_setup_arch;
328 ppc_md.show_cpuinfo = gp3_show_cpuinfo;
330 ppc_md.init_IRQ = gp3_init_IRQ;
331 ppc_md.get_irq = openpic_get_irq;
333 ppc_md.restart = mpc85xx_restart;
334 ppc_md.power_off = mpc85xx_power_off;
335 ppc_md.halt = mpc85xx_halt;
337 ppc_md.find_end_of_memory = mpc85xx_find_end_of_memory;
339 ppc_md.calibrate_decr = mpc85xx_calibrate_decr;
342 ppc_md.progress("platform_init(): exit", 0);