2 * MPC8568E MDS Device Tree Source
4 * Copyright 2007 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
14 /memreserve/ 00000000 1000000;
18 model = "MPC8568EMDS";
19 compatible = "MPC8568EMDS", "MPC85xxMDS";
31 d-cache-line-size = <20>; // 32 bytes
32 i-cache-line-size = <20>; // 32 bytes
33 d-cache-size = <8000>; // L1, 32K
34 i-cache-size = <8000>; // L1, 32K
35 timebase-frequency = <0>;
37 clock-frequency = <0>;
43 device_type = "memory";
44 reg = <00000000 10000000>;
48 device_type = "board-control";
49 reg = <f8000000 8000>;
55 #interrupt-cells = <2>;
57 ranges = <0 e0000000 00100000>;
58 reg = <e0000000 00100000>;
63 compatible = "fsl-i2c";
66 interrupt-parent = <&mpic>;
72 compatible = "fsl-i2c";
75 interrupt-parent = <&mpic>;
83 compatible = "gianfar";
85 phy0: ethernet-phy@0 {
86 interrupt-parent = <&mpic>;
89 device_type = "ethernet-phy";
91 phy1: ethernet-phy@1 {
92 interrupt-parent = <&mpic>;
95 device_type = "ethernet-phy";
97 phy2: ethernet-phy@2 {
98 interrupt-parent = <&mpic>;
101 device_type = "ethernet-phy";
103 phy3: ethernet-phy@3 {
104 interrupt-parent = <&mpic>;
107 device_type = "ethernet-phy";
112 #address-cells = <1>;
114 device_type = "network";
116 compatible = "gianfar";
118 mac-address = [ 00 00 00 00 00 00 ];
119 interrupts = <d 2 e 2 12 2>;
120 interrupt-parent = <&mpic>;
121 phy-handle = <&phy2>;
125 #address-cells = <1>;
127 device_type = "network";
129 compatible = "gianfar";
131 mac-address = [ 00 00 00 00 00 00];
132 interrupts = <13 2 14 2 18 2>;
133 interrupt-parent = <&mpic>;
134 phy-handle = <&phy3>;
138 device_type = "serial";
139 compatible = "ns16550";
141 clock-frequency = <0>;
143 interrupt-parent = <&mpic>;
147 device_type = "serial";
148 compatible = "ns16550";
150 clock-frequency = <0>;
152 interrupt-parent = <&mpic>;
156 device_type = "crypto";
158 compatible = "talitos";
161 interrupt-parent = <&mpic>;
163 channel-fifo-len = <18>;
164 exec-units-mask = <000000fe>;
165 descriptor-types-mask = <012b0ebf>;
169 clock-frequency = <0>;
170 interrupt-controller;
171 #address-cells = <0>;
172 #interrupt-cells = <2>;
175 compatible = "chrp,open-pic";
176 device_type = "open-pic";
181 device_type = "par_io";
186 /* port pin dir open_drain assignment has_irq */
187 4 0a 1 0 2 0 /* TxD0 */
188 4 09 1 0 2 0 /* TxD1 */
189 4 08 1 0 2 0 /* TxD2 */
190 4 07 1 0 2 0 /* TxD3 */
191 4 17 1 0 2 0 /* TxD4 */
192 4 16 1 0 2 0 /* TxD5 */
193 4 15 1 0 2 0 /* TxD6 */
194 4 14 1 0 2 0 /* TxD7 */
195 4 0f 2 0 2 0 /* RxD0 */
196 4 0e 2 0 2 0 /* RxD1 */
197 4 0d 2 0 2 0 /* RxD2 */
198 4 0c 2 0 2 0 /* RxD3 */
199 4 1d 2 0 2 0 /* RxD4 */
200 4 1c 2 0 2 0 /* RxD5 */
201 4 1b 2 0 2 0 /* RxD6 */
202 4 1a 2 0 2 0 /* RxD7 */
203 4 0b 1 0 2 0 /* TX_EN */
204 4 18 1 0 2 0 /* TX_ER */
205 4 0f 2 0 2 0 /* RX_DV */
206 4 1e 2 0 2 0 /* RX_ER */
207 4 11 2 0 2 0 /* RX_CLK */
208 4 13 1 0 2 0 /* GTX_CLK */
209 1 1f 2 0 3 0>; /* GTX125 */
213 /* port pin dir open_drain assignment has_irq */
214 5 0a 1 0 2 0 /* TxD0 */
215 5 09 1 0 2 0 /* TxD1 */
216 5 08 1 0 2 0 /* TxD2 */
217 5 07 1 0 2 0 /* TxD3 */
218 5 17 1 0 2 0 /* TxD4 */
219 5 16 1 0 2 0 /* TxD5 */
220 5 15 1 0 2 0 /* TxD6 */
221 5 14 1 0 2 0 /* TxD7 */
222 5 0f 2 0 2 0 /* RxD0 */
223 5 0e 2 0 2 0 /* RxD1 */
224 5 0d 2 0 2 0 /* RxD2 */
225 5 0c 2 0 2 0 /* RxD3 */
226 5 1d 2 0 2 0 /* RxD4 */
227 5 1c 2 0 2 0 /* RxD5 */
228 5 1b 2 0 2 0 /* RxD6 */
229 5 1a 2 0 2 0 /* RxD7 */
230 5 0b 1 0 2 0 /* TX_EN */
231 5 18 1 0 2 0 /* TX_ER */
232 5 10 2 0 2 0 /* RX_DV */
233 5 1e 2 0 2 0 /* RX_ER */
234 5 11 2 0 2 0 /* RX_CLK */
235 5 13 1 0 2 0 /* GTX_CLK */
236 1 1f 2 0 3 0 /* GTX125 */
237 4 06 3 0 2 0 /* MDIO */
238 4 05 1 0 2 0>; /* MDC */
244 #address-cells = <1>;
248 ranges = <0 e0080000 00040000>;
249 reg = <e0080000 480>;
251 bus-frequency = <179A7B00>;
254 device_type = "muram";
255 ranges = <0 00010000 0000c000>;
264 compatible = "fsl_spi";
267 interrupt-parent = <&qeic>;
273 compatible = "fsl_spi";
276 interrupt-parent = <&qeic>;
281 device_type = "network";
282 compatible = "ucc_geth";
287 interrupt-parent = <&qeic>;
288 mac-address = [ 00 04 9f 00 23 23 ];
291 phy-handle = <&qe_phy0>;
292 pio-handle = <&pio1>;
296 device_type = "network";
297 compatible = "ucc_geth";
302 interrupt-parent = <&qeic>;
303 mac-address = [ 00 11 22 33 44 55 ];
306 phy-handle = <&qe_phy1>;
307 pio-handle = <&pio2>;
311 #address-cells = <1>;
314 device_type = "mdio";
315 compatible = "ucc_geth_phy";
317 /* These are the same PHYs as on
318 * gianfar's MDIO bus */
319 qe_phy0: ethernet-phy@00 {
320 interrupt-parent = <&mpic>;
323 device_type = "ethernet-phy";
324 interface = <6>; //ENET_1000_GMII
326 qe_phy1: ethernet-phy@01 {
327 interrupt-parent = <&mpic>;
330 device_type = "ethernet-phy";
333 qe_phy2: ethernet-phy@02 {
334 interrupt-parent = <&mpic>;
337 device_type = "ethernet-phy";
338 interface = <6>; //ENET_1000_GMII
340 qe_phy3: ethernet-phy@03 {
341 interrupt-parent = <&mpic>;
344 device_type = "ethernet-phy";
345 interface = <6>; //ENET_1000_GMII
350 interrupt-controller;
351 device_type = "qeic";
352 #address-cells = <0>;
353 #interrupt-cells = <1>;
357 interrupts = <1e 2 1e 2>; //high:30 low:30
358 interrupt-parent = <&mpic>;