3 * Copyright (c) 1999-2000 Grant Erickson <grant@lcse.umn.edu>
5 * Copyright 2000-2001 MontaVista Software Inc.
6 * Completed implementation.
7 * Author: MontaVista Software, Inc. <source@mvista.com>
8 * Frank Rowand <frank_rowand@mvista.com>
9 * Debbie Chu <debbie_chu@mvista.com>
10 * Further modifications by Armin Kuster
12 * Module name: ppc4xx_setup.c
16 #include <linux/config.h>
17 #include <linux/init.h>
18 #include <linux/smp.h>
19 #include <linux/threads.h>
20 #include <linux/spinlock.h>
21 #include <linux/irq.h>
22 #include <linux/reboot.h>
23 #include <linux/param.h>
24 #include <linux/string.h>
25 #include <linux/initrd.h>
26 #include <linux/pci.h>
27 #include <linux/rtc.h>
28 #include <linux/console.h>
29 #include <linux/ide.h>
30 #include <linux/serial_reg.h>
31 #include <linux/seq_file.h>
33 #include <asm/system.h>
34 #include <asm/processor.h>
35 #include <asm/machdep.h>
38 #include <asm/ibm4xx.h>
41 #include <asm/ppc4xx_pic.h>
42 #include <asm/pci-bridge.h>
43 #include <asm/bootinfo.h>
45 #include <syslib/gen550.h>
47 /* Function Prototypes */
48 extern void abort(void);
49 extern void ppc4xx_find_bridges(void);
51 /* Global Variables */
55 ppc4xx_setup_arch(void)
57 #if !defined(CONFIG_BDI_SWITCH)
59 * The Abatron BDI JTAG debugger does not tolerate others
60 * mucking with the debug registers.
62 mtspr(SPRN_DBCR0, (DBCR0_IDM));
63 mtspr(SPRN_DBSR, 0xffffffff);
66 /* Setup PCI host bridges */
68 ppc4xx_find_bridges();
73 * This routine pretty-prints the platform's internal CPU clock
74 * frequencies into the buffer for usage in /proc/cpuinfo.
78 ppc4xx_show_percpuinfo(struct seq_file *m, int i)
80 seq_printf(m, "clock\t\t: %ldMHz\n", (long)__res.bi_intfreq / 1000000);
86 * This routine pretty-prints the platform's internal bus clock
87 * frequencies into the buffer for usage in /proc/cpuinfo.
90 ppc4xx_show_cpuinfo(struct seq_file *m)
94 seq_printf(m, "machine\t\t: %s\n", PPC4xx_MACHINE_NAME);
95 seq_printf(m, "plb bus clock\t: %ldMHz\n",
96 (long) bip->bi_busfreq / 1000000);
98 seq_printf(m, "pci bus clock\t: %dMHz\n",
99 bip->bi_pci_busfreq / 1000000);
106 * Return the virtual address representing the top of physical RAM.
108 static unsigned long __init
109 ppc4xx_find_end_of_memory(void)
111 return ((unsigned long) __res.bi_memsize);
117 io_block_mapping(PPC4xx_ONB_IO_VADDR,
118 PPC4xx_ONB_IO_PADDR, PPC4xx_ONB_IO_SIZE, _PAGE_IO);
120 io_block_mapping(PPC4xx_PCI_IO_VADDR,
121 PPC4xx_PCI_IO_PADDR, PPC4xx_PCI_IO_SIZE, _PAGE_IO);
122 io_block_mapping(PPC4xx_PCI_CFG_VADDR,
123 PPC4xx_PCI_CFG_PADDR, PPC4xx_PCI_CFG_SIZE, _PAGE_IO);
124 io_block_mapping(PPC4xx_PCI_LCFG_VADDR,
125 PPC4xx_PCI_LCFG_PADDR, PPC4xx_PCI_LCFG_SIZE, _PAGE_IO);
130 ppc4xx_init_IRQ(void)
136 ppc4xx_restart(char *cmd)
143 ppc4xx_power_off(void)
145 printk("System Halted\n");
153 printk("System Halted\n");
159 * This routine retrieves the internal processor frequency from the board
160 * information structure, sets up the kernel timer decrementer based on
161 * that value, enables the 4xx programmable interval timer (PIT) and sets
162 * it up for auto-reload.
165 ppc4xx_calibrate_decr(void)
170 #if defined(CONFIG_WALNUT) || defined(CONFIG_SYCAMORE)
171 /* Walnut boot rom sets DCR CHCR1 (aka CPC0_CR1) bit CETE to 1 */
172 mtdcr(DCRN_CHCR1, mfdcr(DCRN_CHCR1) & ~CHR1_CETE);
174 freq = bip->bi_tbfreq;
175 tb_ticks_per_jiffy = freq / HZ;
176 tb_to_us = mulhwu_scale_factor(freq, 1000000);
178 /* Set the time base to zero.
179 ** At 200 Mhz, time base will rollover in ~2925 years.
185 /* Clear any pending timer interrupts */
187 mtspr(SPRN_TSR, TSR_ENW | TSR_WIS | TSR_PIS | TSR_FIS);
188 mtspr(SPRN_TCR, TCR_PIE | TCR_ARE);
190 /* Set the PIT reload value and just let it run. */
191 mtspr(SPRN_PIT, tb_ticks_per_jiffy);
196 * should be generic for every IDE PCI chipset
198 #if defined(CONFIG_PCI) && defined(CONFIG_IDE)
200 ppc4xx_ide_init_hwif_ports(hw_regs_t * hw, unsigned long data_port,
201 unsigned long ctrl_port, int *irq)
205 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; ++i)
206 hw->io_ports[i] = data_port + i - IDE_DATA_OFFSET;
208 hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
210 #endif /* defined(CONFIG_PCI) && defined(CONFIG_IDE) */
216 * r3 - Optional pointer to a board information structure.
217 * r4 - Optional pointer to the physical starting address of the init RAM
219 * r5 - Optional pointer to the physical ending address of the init RAM
221 * r6 - Optional pointer to the physical starting address of any kernel
222 * command-line parameters.
223 * r7 - Optional pointer to the physical ending address of any kernel
224 * command-line parameters.
227 ppc4xx_init(unsigned long r3, unsigned long r4, unsigned long r5,
228 unsigned long r6, unsigned long r7)
230 parse_bootinfo(find_bootinfo());
233 * If we were passed in a board information, copy it into the
234 * residual data area.
237 __res = *(bd_t *)(r3 + KERNELBASE);
239 #if defined(CONFIG_BLK_DEV_INITRD)
241 * If the init RAM disk has been configured in, and there's a valid
242 * starting address for it, set it up.
245 initrd_start = r4 + KERNELBASE;
246 initrd_end = r5 + KERNELBASE;
248 #endif /* CONFIG_BLK_DEV_INITRD */
250 /* Copy the kernel command line arguments to a safe place. */
253 *(char *) (r7 + KERNELBASE) = 0;
254 strcpy(cmd_line, (char *) (r6 + KERNELBASE));
257 /* Initialize machine-dependent vectors */
259 ppc_md.setup_arch = ppc4xx_setup_arch;
260 ppc_md.show_percpuinfo = ppc4xx_show_percpuinfo;
261 ppc_md.show_cpuinfo = ppc4xx_show_cpuinfo;
262 ppc_md.init_IRQ = ppc4xx_init_IRQ;
264 ppc_md.restart = ppc4xx_restart;
265 ppc_md.power_off = ppc4xx_power_off;
266 ppc_md.halt = ppc4xx_halt;
268 ppc_md.calibrate_decr = ppc4xx_calibrate_decr;
270 ppc_md.find_end_of_memory = ppc4xx_find_end_of_memory;
271 ppc_md.setup_io_mappings = ppc4xx_map_io;
273 #ifdef CONFIG_SERIAL_TEXT_DEBUG
274 ppc_md.progress = gen550_progress;
277 #if defined(CONFIG_PCI) && defined(CONFIG_IDE)
278 ppc_ide_md.ide_init_hwif = ppc4xx_ide_init_hwif_ports;
279 #endif /* defined(CONFIG_PCI) && defined(CONFIG_IDE) */
282 /* Called from MachineCheckException */
283 void platform_machine_check(struct pt_regs *regs)
285 #if defined(DCRN_PLB0_BEAR)
286 printk("PLB0: BEAR= 0x%08x ACR= 0x%08x BESR= 0x%08x\n",
287 mfdcr(DCRN_PLB0_BEAR), mfdcr(DCRN_PLB0_ACR),
288 mfdcr(DCRN_PLB0_BESR));
290 #if defined(DCRN_POB0_BEAR)
291 printk("PLB0 to OPB: BEAR= 0x%08x BESR0= 0x%08x BESR1= 0x%08x\n",
292 mfdcr(DCRN_POB0_BEAR), mfdcr(DCRN_POB0_BESR0),
293 mfdcr(DCRN_POB0_BESR1));