2 * sata_nv.c - NVIDIA nForce SATA
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
34 #include <linux/config.h>
35 #include <linux/kernel.h>
36 #include <linux/module.h>
37 #include <linux/pci.h>
38 #include <linux/init.h>
39 #include <linux/blkdev.h>
40 #include <linux/delay.h>
41 #include <linux/interrupt.h>
42 #include <linux/device.h>
43 #include <scsi/scsi_host.h>
44 #include <linux/libata.h>
46 #define DRV_NAME "sata_nv"
47 #define DRV_VERSION "0.8"
54 NV_PORT0_SCR_REG_OFFSET = 0x00,
55 NV_PORT1_SCR_REG_OFFSET = 0x40,
58 NV_INT_STATUS_CK804 = 0x440,
59 NV_INT_STATUS_PDEV_INT = 0x01,
60 NV_INT_STATUS_PDEV_PM = 0x02,
61 NV_INT_STATUS_PDEV_ADDED = 0x04,
62 NV_INT_STATUS_PDEV_REMOVED = 0x08,
63 NV_INT_STATUS_SDEV_INT = 0x10,
64 NV_INT_STATUS_SDEV_PM = 0x20,
65 NV_INT_STATUS_SDEV_ADDED = 0x40,
66 NV_INT_STATUS_SDEV_REMOVED = 0x80,
67 NV_INT_STATUS_PDEV_HOTPLUG = (NV_INT_STATUS_PDEV_ADDED |
68 NV_INT_STATUS_PDEV_REMOVED),
69 NV_INT_STATUS_SDEV_HOTPLUG = (NV_INT_STATUS_SDEV_ADDED |
70 NV_INT_STATUS_SDEV_REMOVED),
71 NV_INT_STATUS_HOTPLUG = (NV_INT_STATUS_PDEV_HOTPLUG |
72 NV_INT_STATUS_SDEV_HOTPLUG),
75 NV_INT_ENABLE_CK804 = 0x441,
76 NV_INT_ENABLE_PDEV_MASK = 0x01,
77 NV_INT_ENABLE_PDEV_PM = 0x02,
78 NV_INT_ENABLE_PDEV_ADDED = 0x04,
79 NV_INT_ENABLE_PDEV_REMOVED = 0x08,
80 NV_INT_ENABLE_SDEV_MASK = 0x10,
81 NV_INT_ENABLE_SDEV_PM = 0x20,
82 NV_INT_ENABLE_SDEV_ADDED = 0x40,
83 NV_INT_ENABLE_SDEV_REMOVED = 0x80,
84 NV_INT_ENABLE_PDEV_HOTPLUG = (NV_INT_ENABLE_PDEV_ADDED |
85 NV_INT_ENABLE_PDEV_REMOVED),
86 NV_INT_ENABLE_SDEV_HOTPLUG = (NV_INT_ENABLE_SDEV_ADDED |
87 NV_INT_ENABLE_SDEV_REMOVED),
88 NV_INT_ENABLE_HOTPLUG = (NV_INT_ENABLE_PDEV_HOTPLUG |
89 NV_INT_ENABLE_SDEV_HOTPLUG),
92 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
94 // For PCI config register 20
95 NV_MCP_SATA_CFG_20 = 0x50,
96 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
99 static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
100 static irqreturn_t nv_interrupt (int irq, void *dev_instance,
101 struct pt_regs *regs);
102 static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
103 static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
104 static void nv_host_stop (struct ata_host_set *host_set);
105 static void nv_enable_hotplug(struct ata_probe_ent *probe_ent);
106 static void nv_disable_hotplug(struct ata_host_set *host_set);
107 static int nv_check_hotplug(struct ata_host_set *host_set);
108 static void nv_enable_hotplug_ck804(struct ata_probe_ent *probe_ent);
109 static void nv_disable_hotplug_ck804(struct ata_host_set *host_set);
110 static int nv_check_hotplug_ck804(struct ata_host_set *host_set);
120 static const struct pci_device_id nv_pci_tbl[] = {
121 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA,
122 PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE2 },
123 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA,
124 PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE3 },
125 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2,
126 PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE3 },
127 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
129 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
131 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA,
132 PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
133 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2,
134 PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
135 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA,
136 PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
137 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2,
138 PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
139 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA,
140 PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
141 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
143 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
144 PCI_ANY_ID, PCI_ANY_ID,
145 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
146 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
147 PCI_ANY_ID, PCI_ANY_ID,
148 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
149 { 0, } /* terminate list */
154 enum nv_host_type host_type;
155 void (*enable_hotplug)(struct ata_probe_ent *probe_ent);
156 void (*disable_hotplug)(struct ata_host_set *host_set);
157 int (*check_hotplug)(struct ata_host_set *host_set);
160 static struct nv_host_desc nv_device_tbl[] = {
162 .host_type = GENERIC,
163 .enable_hotplug = NULL,
164 .disable_hotplug= NULL,
165 .check_hotplug = NULL,
168 .host_type = NFORCE2,
169 .enable_hotplug = nv_enable_hotplug,
170 .disable_hotplug= nv_disable_hotplug,
171 .check_hotplug = nv_check_hotplug,
174 .host_type = NFORCE3,
175 .enable_hotplug = nv_enable_hotplug,
176 .disable_hotplug= nv_disable_hotplug,
177 .check_hotplug = nv_check_hotplug,
179 { .host_type = CK804,
180 .enable_hotplug = nv_enable_hotplug_ck804,
181 .disable_hotplug= nv_disable_hotplug_ck804,
182 .check_hotplug = nv_check_hotplug_ck804,
188 struct nv_host_desc *host_desc;
189 unsigned long host_flags;
192 static struct pci_driver nv_pci_driver = {
194 .id_table = nv_pci_tbl,
195 .probe = nv_init_one,
196 .remove = ata_pci_remove_one,
199 static struct scsi_host_template nv_sht = {
200 .module = THIS_MODULE,
202 .ioctl = ata_scsi_ioctl,
203 .queuecommand = ata_scsi_queuecmd,
204 .eh_strategy_handler = ata_scsi_error,
205 .can_queue = ATA_DEF_QUEUE,
206 .this_id = ATA_SHT_THIS_ID,
207 .sg_tablesize = LIBATA_MAX_PRD,
208 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
209 .emulated = ATA_SHT_EMULATED,
210 .use_clustering = ATA_SHT_USE_CLUSTERING,
211 .proc_name = DRV_NAME,
212 .dma_boundary = ATA_DMA_BOUNDARY,
213 .slave_configure = ata_scsi_slave_config,
214 .bios_param = ata_std_bios_param,
217 static const struct ata_port_operations nv_ops = {
218 .port_disable = ata_port_disable,
219 .tf_load = ata_tf_load,
220 .tf_read = ata_tf_read,
221 .exec_command = ata_exec_command,
222 .check_status = ata_check_status,
223 .dev_select = ata_std_dev_select,
224 .phy_reset = sata_phy_reset,
225 .bmdma_setup = ata_bmdma_setup,
226 .bmdma_start = ata_bmdma_start,
227 .bmdma_stop = ata_bmdma_stop,
228 .bmdma_status = ata_bmdma_status,
229 .qc_prep = ata_qc_prep,
230 .qc_issue = ata_qc_issue_prot,
231 .eng_timeout = ata_eng_timeout,
232 .irq_handler = nv_interrupt,
233 .irq_clear = ata_bmdma_irq_clear,
234 .scr_read = nv_scr_read,
235 .scr_write = nv_scr_write,
236 .port_start = ata_port_start,
237 .port_stop = ata_port_stop,
238 .host_stop = nv_host_stop,
241 /* FIXME: The hardware provides the necessary SATA PHY controls
242 * to support ATA_FLAG_SATA_RESET. However, it is currently
243 * necessary to disable that flag, to solve misdetection problems.
244 * See http://bugme.osdl.org/show_bug.cgi?id=3352 for more info.
246 * This problem really needs to be investigated further. But in the
247 * meantime, we avoid ATA_FLAG_SATA_RESET to get people working.
249 static struct ata_port_info nv_port_info = {
251 .host_flags = ATA_FLAG_SATA |
252 /* ATA_FLAG_SATA_RESET | */
255 .pio_mask = NV_PIO_MASK,
256 .mwdma_mask = NV_MWDMA_MASK,
257 .udma_mask = NV_UDMA_MASK,
261 MODULE_AUTHOR("NVIDIA");
262 MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
263 MODULE_LICENSE("GPL");
264 MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
265 MODULE_VERSION(DRV_VERSION);
267 static irqreturn_t nv_interrupt (int irq, void *dev_instance,
268 struct pt_regs *regs)
270 struct ata_host_set *host_set = dev_instance;
271 struct nv_host *host = host_set->private_data;
273 unsigned int handled = 0;
276 spin_lock_irqsave(&host_set->lock, flags);
278 for (i = 0; i < host_set->n_ports; i++) {
281 ap = host_set->ports[i];
283 !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
284 struct ata_queued_cmd *qc;
286 qc = ata_qc_from_tag(ap, ap->active_tag);
287 if (qc && (!(qc->tf.ctl & ATA_NIEN)))
288 handled += ata_host_intr(ap, qc);
290 // No request pending? Clear interrupt status
291 // anyway, in case there's one pending.
292 ap->ops->check_status(ap);
297 if (host->host_desc->check_hotplug)
298 handled += host->host_desc->check_hotplug(host_set);
300 spin_unlock_irqrestore(&host_set->lock, flags);
302 return IRQ_RETVAL(handled);
305 static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
307 if (sc_reg > SCR_CONTROL)
310 return ioread32((void __iomem *)ap->ioaddr.scr_addr + (sc_reg * 4));
313 static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
315 if (sc_reg > SCR_CONTROL)
318 iowrite32(val, (void __iomem *)ap->ioaddr.scr_addr + (sc_reg * 4));
321 static void nv_host_stop (struct ata_host_set *host_set)
323 struct nv_host *host = host_set->private_data;
325 // Disable hotplug event interrupts.
326 if (host->host_desc->disable_hotplug)
327 host->host_desc->disable_hotplug(host_set);
331 ata_pci_host_stop(host_set);
334 static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
336 static int printed_version = 0;
337 struct nv_host *host;
338 struct ata_port_info *ppi;
339 struct ata_probe_ent *probe_ent;
340 int pci_dev_busy = 0;
345 // Make sure this is a SATA controller by counting the number of bars
346 // (NVIDIA SATA controllers will always have six bars). Otherwise,
347 // it's an IDE controller and we ignore it.
348 for (bar=0; bar<6; bar++)
349 if (pci_resource_start(pdev, bar) == 0)
352 if (!printed_version++)
353 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
355 rc = pci_enable_device(pdev);
359 rc = pci_request_regions(pdev, DRV_NAME);
362 goto err_out_disable;
365 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
367 goto err_out_regions;
368 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
370 goto err_out_regions;
375 probe_ent = ata_pci_init_native_mode(pdev, &ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
377 goto err_out_regions;
379 host = kmalloc(sizeof(struct nv_host), GFP_KERNEL);
381 goto err_out_free_ent;
383 memset(host, 0, sizeof(struct nv_host));
384 host->host_desc = &nv_device_tbl[ent->driver_data];
386 probe_ent->private_data = host;
388 probe_ent->mmio_base = pci_iomap(pdev, 5, 0);
389 if (!probe_ent->mmio_base) {
391 goto err_out_free_host;
394 base = (unsigned long)probe_ent->mmio_base;
396 probe_ent->port[0].scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
397 probe_ent->port[1].scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
399 pci_set_master(pdev);
401 rc = ata_device_add(probe_ent);
403 goto err_out_iounmap;
405 // Enable hotplug event interrupts.
406 if (host->host_desc->enable_hotplug)
407 host->host_desc->enable_hotplug(probe_ent);
414 pci_iounmap(pdev, probe_ent->mmio_base);
420 pci_release_regions(pdev);
423 pci_disable_device(pdev);
428 static void nv_enable_hotplug(struct ata_probe_ent *probe_ent)
432 outb(NV_INT_STATUS_HOTPLUG,
433 probe_ent->port[0].scr_addr + NV_INT_STATUS);
435 intr_mask = inb(probe_ent->port[0].scr_addr + NV_INT_ENABLE);
436 intr_mask |= NV_INT_ENABLE_HOTPLUG;
438 outb(intr_mask, probe_ent->port[0].scr_addr + NV_INT_ENABLE);
441 static void nv_disable_hotplug(struct ata_host_set *host_set)
445 intr_mask = inb(host_set->ports[0]->ioaddr.scr_addr + NV_INT_ENABLE);
447 intr_mask &= ~(NV_INT_ENABLE_HOTPLUG);
449 outb(intr_mask, host_set->ports[0]->ioaddr.scr_addr + NV_INT_ENABLE);
452 static int nv_check_hotplug(struct ata_host_set *host_set)
456 intr_status = inb(host_set->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
458 // Clear interrupt status.
459 outb(0xff, host_set->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
461 if (intr_status & NV_INT_STATUS_HOTPLUG) {
462 if (intr_status & NV_INT_STATUS_PDEV_ADDED)
463 printk(KERN_WARNING "nv_sata: "
464 "Primary device added\n");
466 if (intr_status & NV_INT_STATUS_PDEV_REMOVED)
467 printk(KERN_WARNING "nv_sata: "
468 "Primary device removed\n");
470 if (intr_status & NV_INT_STATUS_SDEV_ADDED)
471 printk(KERN_WARNING "nv_sata: "
472 "Secondary device added\n");
474 if (intr_status & NV_INT_STATUS_SDEV_REMOVED)
475 printk(KERN_WARNING "nv_sata: "
476 "Secondary device removed\n");
484 static void nv_enable_hotplug_ck804(struct ata_probe_ent *probe_ent)
486 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
490 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val);
491 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
492 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
494 writeb(NV_INT_STATUS_HOTPLUG, probe_ent->mmio_base + NV_INT_STATUS_CK804);
496 intr_mask = readb(probe_ent->mmio_base + NV_INT_ENABLE_CK804);
497 intr_mask |= NV_INT_ENABLE_HOTPLUG;
499 writeb(intr_mask, probe_ent->mmio_base + NV_INT_ENABLE_CK804);
502 static void nv_disable_hotplug_ck804(struct ata_host_set *host_set)
504 struct pci_dev *pdev = to_pci_dev(host_set->dev);
508 intr_mask = readb(host_set->mmio_base + NV_INT_ENABLE_CK804);
510 intr_mask &= ~(NV_INT_ENABLE_HOTPLUG);
512 writeb(intr_mask, host_set->mmio_base + NV_INT_ENABLE_CK804);
514 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val);
515 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
516 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
519 static int nv_check_hotplug_ck804(struct ata_host_set *host_set)
523 intr_status = readb(host_set->mmio_base + NV_INT_STATUS_CK804);
525 // Clear interrupt status.
526 writeb(0xff, host_set->mmio_base + NV_INT_STATUS_CK804);
528 if (intr_status & NV_INT_STATUS_HOTPLUG) {
529 if (intr_status & NV_INT_STATUS_PDEV_ADDED)
530 printk(KERN_WARNING "nv_sata: "
531 "Primary device added\n");
533 if (intr_status & NV_INT_STATUS_PDEV_REMOVED)
534 printk(KERN_WARNING "nv_sata: "
535 "Primary device removed\n");
537 if (intr_status & NV_INT_STATUS_SDEV_ADDED)
538 printk(KERN_WARNING "nv_sata: "
539 "Secondary device added\n");
541 if (intr_status & NV_INT_STATUS_SDEV_REMOVED)
542 printk(KERN_WARNING "nv_sata: "
543 "Secondary device removed\n");
551 static int __init nv_init(void)
553 return pci_module_init(&nv_pci_driver);
556 static void __exit nv_exit(void)
558 pci_unregister_driver(&nv_pci_driver);
561 module_init(nv_init);
562 module_exit(nv_exit);