2 * oprofile/op_model_e500.c
4 * Freescale Book-E oprofile support, based on ppc64 oprofile support
5 * Copyright (C) 2004 Anton Blanchard <anton@au.ibm.com>, IBM
7 * Copyright (c) 2004 Freescale Semiconductor, Inc
10 * Maintainer: Kumar Gala <Kumar.Gala@freescale.com>
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation; either version
15 * 2 of the License, or (at your option) any later version.
18 #include <linux/oprofile.h>
19 #include <linux/init.h>
20 #include <linux/smp.h>
21 #include <asm/ptrace.h>
22 #include <asm/system.h>
23 #include <asm/processor.h>
24 #include <asm/cputable.h>
25 #include <asm/reg_booke.h>
27 #include <asm/perfmon.h>
31 static unsigned long reset_value[OP_MAX_COUNTER];
33 static int num_counters;
34 static int oprofile_running;
36 static inline unsigned int ctr_read(unsigned int i)
40 return mfpmr(PMRN_PMC0);
42 return mfpmr(PMRN_PMC1);
44 return mfpmr(PMRN_PMC2);
46 return mfpmr(PMRN_PMC3);
52 static inline void ctr_write(unsigned int i, unsigned int val)
56 mtpmr(PMRN_PMC0, val);
59 mtpmr(PMRN_PMC1, val);
62 mtpmr(PMRN_PMC2, val);
65 mtpmr(PMRN_PMC3, val);
73 static void fsl_booke_reg_setup(struct op_counter_config *ctr,
74 struct op_system_config *sys,
79 num_counters = num_ctrs;
81 /* freeze all counters */
84 /* Our counters count up, and "count" refers to
85 * how much before the next interrupt, and we interrupt
86 * on overflow. So we calculate the starting value
87 * which will give us "count" until overflow.
88 * Then we set the events on the enabled counters */
89 for (i = 0; i < num_counters; ++i) {
90 reset_value[i] = 0x80000000UL - ctr[i].count;
94 set_pmc_event(i, ctr[i].event);
96 set_pmc_user_kernel(i, ctr[i].user, ctr[i].kernel);
100 static void fsl_booke_start(struct op_counter_config *ctr)
104 mtmsr(mfmsr() | MSR_PMM);
106 for (i = 0; i < num_counters; ++i) {
107 if (ctr[i].enabled) {
108 ctr_write(i, reset_value[i]);
109 /* Set Each enabled counterd to only
110 * count when the Mark bit is not set */
111 set_pmc_marked(i, 1, 0);
116 /* Set the ctr to be stopped */
121 /* Clear the freeze bit, and enable the interrupt.
122 * The counters won't actually start until the rfi clears
126 oprofile_running = 1;
128 pr_debug("start on cpu %d, pmgc0 %x\n", smp_processor_id(),
132 static void fsl_booke_stop(void)
134 /* freeze counters */
137 oprofile_running = 0;
139 pr_debug("stop on cpu %d, pmgc0 %x\n", smp_processor_id(),
146 static void fsl_booke_handle_interrupt(struct pt_regs *regs,
147 struct op_counter_config *ctr)
154 /* set the PMM bit (see comment below) */
155 mtmsr(mfmsr() | MSR_PMM);
158 is_kernel = (pc >= KERNELBASE);
160 for (i = 0; i < num_counters; ++i) {
163 if (oprofile_running && ctr[i].enabled) {
164 oprofile_add_pc(pc, is_kernel, i);
165 ctr_write(i, reset_value[i]);
172 /* The freeze bit was set by the interrupt. */
173 /* Clear the freeze bit, and reenable the interrupt.
174 * The counters won't actually start until the rfi clears
179 struct op_ppc32_model op_model_fsl_booke = {
180 .reg_setup = fsl_booke_reg_setup,
181 .start = fsl_booke_start,
182 .stop = fsl_booke_stop,
183 .handle_interrupt = fsl_booke_handle_interrupt,