2 * arch/arm/mach-kirkwood/addr-map.c
4 * Address map functions for Marvell Kirkwood SoCs
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
11 #include <linux/kernel.h>
12 #include <linux/init.h>
13 #include <linux/mbus.h>
15 #include <asm/hardware.h>
19 * Generic Address Decode Windows bit settings
22 #define TARGET_DEV_BUS 1
24 #define ATTR_DEV_SPI_ROM 0x1e
25 #define ATTR_DEV_BOOT 0x1d
26 #define ATTR_DEV_NAND 0x2f
27 #define ATTR_DEV_CS3 0x37
28 #define ATTR_DEV_CS2 0x3b
29 #define ATTR_DEV_CS1 0x3d
30 #define ATTR_DEV_CS0 0x3e
31 #define ATTR_PCIE_IO 0xe0
32 #define ATTR_PCIE_MEM 0xe8
35 * Helpers to get DDR bank info
37 #define DDR_BASE_CS_OFF(n) (0x0000 + ((n) << 3))
38 #define DDR_SIZE_CS_OFF(n) (0x0004 + ((n) << 3))
41 * CPU Address Decode Windows registers
43 #define WIN_OFF(n) (BRIDGE_VIRT_BASE + 0x0000 + ((n) << 4))
44 #define WIN_CTRL_OFF 0x0000
45 #define WIN_BASE_OFF 0x0004
46 #define WIN_REMAP_LO_OFF 0x0008
47 #define WIN_REMAP_HI_OFF 0x000c
50 struct mbus_dram_target_info kirkwood_mbus_dram_info;
52 static int __init cpu_win_can_remap(int win)
60 static void __init setup_cpu_win(int win, u32 base, u32 size,
61 u8 target, u8 attr, int remap)
63 void __iomem *addr = (void __iomem *)WIN_OFF(win);
67 ctrl = ((size - 1) & 0xffff0000) | (attr << 8) | (target << 4) | 1;
69 writel(base, addr + WIN_BASE_OFF);
70 writel(ctrl, addr + WIN_CTRL_OFF);
71 if (cpu_win_can_remap(win)) {
75 writel(remap & 0xffff0000, addr + WIN_REMAP_LO_OFF);
76 writel(0, addr + WIN_REMAP_HI_OFF);
80 void __init kirkwood_setup_cpu_mbus(void)
87 * First, disable and clear windows.
89 for (i = 0; i < 8; i++) {
90 addr = (void __iomem *)WIN_OFF(i);
92 writel(0, addr + WIN_BASE_OFF);
93 writel(0, addr + WIN_CTRL_OFF);
94 if (cpu_win_can_remap(i)) {
95 writel(0, addr + WIN_REMAP_LO_OFF);
96 writel(0, addr + WIN_REMAP_HI_OFF);
101 * Setup windows for PCIe IO+MEM space.
103 setup_cpu_win(0, KIRKWOOD_PCIE_IO_PHYS_BASE, KIRKWOOD_PCIE_IO_SIZE,
104 TARGET_PCIE, ATTR_PCIE_IO, KIRKWOOD_PCIE_IO_BUS_BASE);
105 setup_cpu_win(1, KIRKWOOD_PCIE_MEM_PHYS_BASE, KIRKWOOD_PCIE_MEM_SIZE,
106 TARGET_PCIE, ATTR_PCIE_MEM, -1);
109 * Setup window for NAND controller.
111 setup_cpu_win(2, KIRKWOOD_NAND_MEM_PHYS_BASE, KIRKWOOD_NAND_MEM_SIZE,
112 TARGET_DEV_BUS, ATTR_DEV_NAND, -1);
115 * Setup MBUS dram target info.
117 kirkwood_mbus_dram_info.mbus_dram_target_id = TARGET_DDR;
119 addr = (void __iomem *)DDR_WINDOW_CPU_BASE;
121 for (i = 0, cs = 0; i < 4; i++) {
122 u32 base = readl(addr + DDR_BASE_CS_OFF(i));
123 u32 size = readl(addr + DDR_SIZE_CS_OFF(i));
126 * Chip select enabled?
129 struct mbus_dram_window *w;
131 w = &kirkwood_mbus_dram_info.cs[cs++];
133 w->mbus_attr = 0xf & ~(1 << i);
134 w->base = base & 0xffff0000;
135 w->size = (size | 0x0000ffff) + 1;
138 kirkwood_mbus_dram_info.num_cs = cs;