2 * MPC8536 DS Device Tree Source
4 * Copyright 2008 Freescale Semiconductor, Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "fsl,mpc8536ds";
16 compatible = "fsl,mpc8536ds";
39 next-level-cache = <&L2>;
44 device_type = "memory";
45 reg = <00000000 00000000>; // Filled by U-Boot
52 compatible = "simple-bus";
53 ranges = <0x0 0xffe00000 0x100000>;
54 reg = <0xffe00000 0x1000>;
55 bus-frequency = <0>; // Filled out by uboot.
57 memory-controller@2000 {
58 compatible = "fsl,mpc8536-memory-controller";
59 reg = <0x2000 0x1000>;
60 interrupt-parent = <&mpic>;
61 interrupts = <18 0x2>;
64 L2: l2-cache-controller@20000 {
65 compatible = "fsl,mpc8536-l2-cache-controller";
66 reg = <0x20000 0x1000>;
67 interrupt-parent = <&mpic>;
68 interrupts = <16 0x2>;
75 compatible = "fsl-i2c";
77 interrupts = <43 0x2>;
78 interrupt-parent = <&mpic>;
86 compatible = "fsl-i2c";
88 interrupts = <43 0x2>;
89 interrupt-parent = <&mpic>;
92 compatible = "dallas,ds3232";
95 interrupt-parent = <&mpic>;
100 #address-cells = <1>;
102 compatible = "fsl,mpc8536-dma", "fsl,eloplus-dma";
104 ranges = <0 0x21100 0x200>;
107 compatible = "fsl,mpc8536-dma-channel",
108 "fsl,eloplus-dma-channel";
111 interrupt-parent = <&mpic>;
115 compatible = "fsl,mpc8536-dma-channel",
116 "fsl,eloplus-dma-channel";
119 interrupt-parent = <&mpic>;
123 compatible = "fsl,mpc8536-dma-channel",
124 "fsl,eloplus-dma-channel";
127 interrupt-parent = <&mpic>;
131 compatible = "fsl,mpc8536-dma-channel",
132 "fsl,eloplus-dma-channel";
135 interrupt-parent = <&mpic>;
141 #address-cells = <1>;
143 compatible = "fsl,gianfar-mdio";
144 reg = <0x24520 0x20>;
146 phy0: ethernet-phy@0 {
147 interrupt-parent = <&mpic>;
148 interrupts = <10 0x1>;
150 device_type = "ethernet-phy";
152 phy1: ethernet-phy@1 {
153 interrupt-parent = <&mpic>;
154 interrupts = <10 0x1>;
156 device_type = "ethernet-phy";
161 compatible = "fsl,mpc8536-usb2-mph", "fsl-usb2-mph";
162 reg = <0x22000 0x1000>;
163 #address-cells = <1>;
165 interrupt-parent = <&mpic>;
166 interrupts = <28 0x2>;
171 compatible = "fsl,mpc8536-usb2-mph", "fsl-usb2-mph";
172 reg = <0x23000 0x1000>;
173 #address-cells = <1>;
175 interrupt-parent = <&mpic>;
176 interrupts = <46 0x2>;
180 enet0: ethernet@24000 {
182 device_type = "network";
184 compatible = "gianfar";
185 reg = <0x24000 0x1000>;
186 local-mac-address = [ 00 00 00 00 00 00 ];
187 interrupts = <29 2 30 2 34 2>;
188 interrupt-parent = <&mpic>;
189 phy-handle = <&phy1>;
190 phy-connection-type = "rgmii-id";
193 enet1: ethernet@26000 {
195 device_type = "network";
197 compatible = "gianfar";
198 reg = <0x26000 0x1000>;
199 local-mac-address = [ 00 00 00 00 00 00 ];
200 interrupts = <31 2 32 2 33 2>;
201 interrupt-parent = <&mpic>;
202 phy-handle = <&phy0>;
203 phy-connection-type = "rgmii-id";
207 compatible = "fsl,mpc8536-usb2-dr", "fsl-usb2-dr";
208 reg = <0x2b000 0x1000>;
209 #address-cells = <1>;
211 interrupt-parent = <&mpic>;
212 interrupts = <60 0x2>;
213 dr_mode = "peripheral";
217 serial0: serial@4500 {
219 device_type = "serial";
220 compatible = "ns16550";
221 reg = <0x4500 0x100>;
222 clock-frequency = <0>;
223 interrupts = <42 0x2>;
224 interrupt-parent = <&mpic>;
227 serial1: serial@4600 {
229 device_type = "serial";
230 compatible = "ns16550";
231 reg = <0x4600 0x100>;
232 clock-frequency = <0>;
233 interrupts = <42 0x2>;
234 interrupt-parent = <&mpic>;
238 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
239 "fsl,sec2.1", "fsl,sec2.0";
240 reg = <0x30000 0x10000>;
241 interrupts = <45 2 58 2>;
242 interrupt-parent = <&mpic>;
243 fsl,num-channels = <4>;
244 fsl,channel-fifo-len = <24>;
245 fsl,exec-units-mask = <0x9fe>;
246 fsl,descriptor-types-mask = <0x3ab0ebf>;
250 compatible = "fsl,mpc8536-sata", "fsl,pq-sata";
251 reg = <0x18000 0x1000>;
253 interrupts = <74 0x2>;
254 interrupt-parent = <&mpic>;
258 compatible = "fsl,mpc8536-sata", "fsl,pq-sata";
259 reg = <0x19000 0x1000>;
261 interrupts = <41 0x2>;
262 interrupt-parent = <&mpic>;
265 global-utilities@e0000 { //global utilities block
266 compatible = "fsl,mpc8548-guts";
267 reg = <0xe0000 0x1000>;
272 clock-frequency = <0>;
273 interrupt-controller;
274 #address-cells = <0>;
275 #interrupt-cells = <2>;
276 reg = <0x40000 0x40000>;
277 compatible = "chrp,open-pic";
278 device_type = "open-pic";
283 compatible = "fsl,mpc8536-msi", "fsl,mpic-msi";
284 reg = <0x41600 0x80>;
285 msi-available-ranges = <0 0x100>;
295 interrupt-parent = <&mpic>;
301 compatible = "fsl,mpc8540-pci";
303 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
306 /* IDSEL 0x11 J17 Slot 1 */
307 0x8800 0 0 1 &mpic 1 1
308 0x8800 0 0 2 &mpic 2 1
309 0x8800 0 0 3 &mpic 3 1
310 0x8800 0 0 4 &mpic 4 1>;
312 interrupt-parent = <&mpic>;
313 interrupts = <24 0x2>;
314 bus-range = <0 0xff>;
315 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x10000000
316 0x01000000 0 0x00000000 0xffc00000 0 0x00010000>;
317 clock-frequency = <66666666>;
318 #interrupt-cells = <1>;
320 #address-cells = <3>;
321 reg = <0xffe08000 0x1000>;
324 pci1: pcie@ffe09000 {
326 compatible = "fsl,mpc8548-pcie";
328 #interrupt-cells = <1>;
330 #address-cells = <3>;
331 reg = <0xffe09000 0x1000>;
332 bus-range = <0 0xff>;
333 ranges = <0x02000000 0 0x98000000 0x98000000 0 0x08000000
334 0x01000000 0 0x00000000 0xffc20000 0 0x00010000>;
335 clock-frequency = <33333333>;
336 interrupt-parent = <&mpic>;
337 interrupts = <25 0x2>;
338 interrupt-map-mask = <0xf800 0 0 7>;
349 #address-cells = <3>;
351 ranges = <0x02000000 0 0x98000000
352 0x02000000 0 0x98000000
355 0x01000000 0 0x00000000
356 0x01000000 0 0x00000000
361 pci2: pcie@ffe0a000 {
363 compatible = "fsl,mpc8548-pcie";
365 #interrupt-cells = <1>;
367 #address-cells = <3>;
368 reg = <0xffe0a000 0x1000>;
369 bus-range = <0 0xff>;
370 ranges = <0x02000000 0 0x90000000 0x90000000 0 0x08000000
371 0x01000000 0 0x00000000 0xffc10000 0 0x00010000>;
372 clock-frequency = <33333333>;
373 interrupt-parent = <&mpic>;
374 interrupts = <26 0x2>;
375 interrupt-map-mask = <0xf800 0 0 7>;
386 #address-cells = <3>;
388 ranges = <0x02000000 0 0x90000000
389 0x02000000 0 0x90000000
392 0x01000000 0 0x00000000
393 0x01000000 0 0x00000000
398 pci3: pcie@ffe0b000 {
400 compatible = "fsl,mpc8548-pcie";
402 #interrupt-cells = <1>;
404 #address-cells = <3>;
405 reg = <0xffe0b000 0x1000>;
406 bus-range = <0 0xff>;
407 ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x20000000
408 0x01000000 0 0x00000000 0xffc30000 0 0x00010000>;
409 clock-frequency = <33333333>;
410 interrupt-parent = <&mpic>;
411 interrupts = <27 0x2>;
412 interrupt-map-mask = <0xf800 0 0 7>;
417 0000 0 0 3 &mpic 10 1
418 0000 0 0 4 &mpic 11 1
424 #address-cells = <3>;
426 ranges = <0x02000000 0 0xa0000000
427 0x02000000 0 0xa0000000
430 0x01000000 0 0x00000000
431 0x01000000 0 0x00000000