2 * Suspend support specific for i386/x86-64.
4 * Distribute under GPLv2
6 * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
7 * Copyright (c) 2002 Pavel Machek <pavel@suse.cz>
8 * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
11 #include <linux/suspend.h>
12 #include <linux/smp.h>
14 #include <asm/pgtable.h>
15 #include <asm/proto.h>
20 #include <asm/suspend.h>
23 static struct saved_context saved_context;
25 unsigned long saved_context_ebx;
26 unsigned long saved_context_esp, saved_context_ebp;
27 unsigned long saved_context_esi, saved_context_edi;
28 unsigned long saved_context_eflags;
31 struct saved_context saved_context;
35 * __save_processor_state - save CPU registers before creating a
36 * hibernation image and before restoring the memory state from it
37 * @ctxt - structure to store the registers contents in
39 * NOTE: If there is a CPU register the modification of which by the
40 * boot kernel (ie. the kernel used for loading the hibernation image)
41 * might affect the operations of the restored target kernel (ie. the one
42 * saved in the hibernation image), then its contents must be saved by this
43 * function. In other words, if kernel A is hibernated and different
44 * kernel B is used for loading the hibernation image into memory, the
45 * kernel A's __save_processor_state() function must save all registers
46 * needed by kernel A, so that it can operate correctly after the resume
47 * regardless of what kernel B does in the meantime.
49 static void __save_processor_state(struct saved_context *ctxt)
52 mtrr_save_fixed_ranges(NULL);
60 store_gdt(&ctxt->gdt);
61 store_idt(&ctxt->idt);
64 store_gdt((struct desc_ptr *)&ctxt->gdt_limit);
65 store_idt((struct desc_ptr *)&ctxt->idt_limit);
69 /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
74 savesegment(es, ctxt->es);
75 savesegment(fs, ctxt->fs);
76 savesegment(gs, ctxt->gs);
77 savesegment(ss, ctxt->ss);
80 asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
81 asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
82 asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
83 asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
84 asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
86 rdmsrl(MSR_FS_BASE, ctxt->fs_base);
87 rdmsrl(MSR_GS_BASE, ctxt->gs_base);
88 rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
89 mtrr_save_fixed_ranges(NULL);
91 rdmsrl(MSR_EFER, ctxt->efer);
97 ctxt->cr0 = read_cr0();
98 ctxt->cr2 = read_cr2();
99 ctxt->cr3 = read_cr3();
101 ctxt->cr4 = read_cr4_safe();
104 ctxt->cr4 = read_cr4();
105 ctxt->cr8 = read_cr8();
109 /* Needed by apm.c */
110 void save_processor_state(void)
112 __save_processor_state(&saved_context);
115 EXPORT_SYMBOL(save_processor_state);
118 static void do_fpu_end(void)
121 * Restore FPU regs if necessary.
126 static void fix_processor_context(void)
128 int cpu = smp_processor_id();
129 struct tss_struct *t = &per_cpu(init_tss, cpu);
131 set_tss_desc(cpu, t); /*
132 * This just modifies memory; should not be
133 * necessary. But... This is necessary, because
134 * 386 hardware has concept of busy TSS or some
139 get_cpu_gdt_table(cpu)[GDT_ENTRY_TSS].type = 9;
141 syscall_init(); /* This sets MSR_*STAR and related */
143 load_TR_desc(); /* This does ltr */
144 load_LDT(¤t->active_mm->context); /* This does lldt */
147 * Now maybe reload the debug registers
149 if (current->thread.debugreg7) {
151 set_debugreg(current->thread.debugreg0, 0);
152 set_debugreg(current->thread.debugreg1, 1);
153 set_debugreg(current->thread.debugreg2, 2);
154 set_debugreg(current->thread.debugreg3, 3);
156 set_debugreg(current->thread.debugreg6, 6);
157 set_debugreg(current->thread.debugreg7, 7);
160 loaddebug(¤t->thread, 0);
161 loaddebug(¤t->thread, 1);
162 loaddebug(¤t->thread, 2);
163 loaddebug(¤t->thread, 3);
165 loaddebug(¤t->thread, 6);
166 loaddebug(¤t->thread, 7);
173 * __restore_processor_state - restore the contents of CPU registers saved
174 * by __save_processor_state()
175 * @ctxt - structure to load the registers contents from
177 static void __restore_processor_state(struct saved_context *ctxt)
182 /* cr4 was introduced in the Pentium CPU */
185 write_cr4(ctxt->cr4);
188 wrmsrl(MSR_EFER, ctxt->efer);
189 write_cr8(ctxt->cr8);
190 write_cr4(ctxt->cr4);
192 write_cr3(ctxt->cr3);
193 write_cr2(ctxt->cr2);
194 write_cr0(ctxt->cr0);
197 * now restore the descriptor tables to their proper values
198 * ltr is done i fix_processor_context().
201 load_gdt(&ctxt->gdt);
202 load_idt(&ctxt->idt);
205 load_gdt((const struct desc_ptr *)&ctxt->gdt_limit);
206 load_idt((const struct desc_ptr *)&ctxt->idt_limit);
213 loadsegment(es, ctxt->es);
214 loadsegment(fs, ctxt->fs);
215 loadsegment(gs, ctxt->gs);
216 loadsegment(ss, ctxt->ss);
221 if (boot_cpu_has(X86_FEATURE_SEP))
225 asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
226 asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
227 asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
228 load_gs_index(ctxt->gs);
229 asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
231 wrmsrl(MSR_FS_BASE, ctxt->fs_base);
232 wrmsrl(MSR_GS_BASE, ctxt->gs_base);
233 wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
237 * restore XCR0 for xsave capable cpu's.
240 xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
242 fix_processor_context();
248 mcheck_init(&boot_cpu_data);
252 /* Needed by apm.c */
253 void restore_processor_state(void)
255 __restore_processor_state(&saved_context);
258 EXPORT_SYMBOL(restore_processor_state);