2 * Lite5200B board Device Tree Source
4 * Copyright 2006-2007 Secret Lab Technologies Ltd.
5 * Grant Likely <grant.likely@secretlab.ca>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
16 model = "fsl,lite5200b";
17 compatible = "fsl,lite5200b";
28 d-cache-line-size = <32>;
29 i-cache-line-size = <32>;
30 d-cache-size = <0x4000>; // L1, 16K
31 i-cache-size = <0x4000>; // L1, 16K
32 timebase-frequency = <0>; // from bootloader
33 bus-frequency = <0>; // from bootloader
34 clock-frequency = <0>; // from bootloader
39 device_type = "memory";
40 reg = <0x00000000 0x10000000>; // 256MB
46 compatible = "fsl,mpc5200b-immr";
47 ranges = <0 0xf0000000 0x0000c000>;
48 reg = <0xf0000000 0x00000100>;
49 bus-frequency = <0>; // from bootloader
50 system-frequency = <0>; // from bootloader
53 compatible = "fsl,mpc5200b-cdm","fsl,mpc5200-cdm";
57 mpc5200_pic: interrupt-controller@500 {
58 // 5200 interrupts are encoded into two levels;
60 #interrupt-cells = <3>;
61 device_type = "interrupt-controller";
62 compatible = "fsl,mpc5200b-pic","fsl,mpc5200-pic";
66 timer@600 { // General Purpose Timer
67 compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
71 interrupt-parent = <&mpc5200_pic>;
75 timer@610 { // General Purpose Timer
76 compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
79 interrupts = <1 10 0>;
80 interrupt-parent = <&mpc5200_pic>;
83 timer@620 { // General Purpose Timer
84 compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
87 interrupts = <1 11 0>;
88 interrupt-parent = <&mpc5200_pic>;
91 timer@630 { // General Purpose Timer
92 compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
95 interrupts = <1 12 0>;
96 interrupt-parent = <&mpc5200_pic>;
99 timer@640 { // General Purpose Timer
100 compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
103 interrupts = <1 13 0>;
104 interrupt-parent = <&mpc5200_pic>;
107 timer@650 { // General Purpose Timer
108 compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
111 interrupts = <1 14 0>;
112 interrupt-parent = <&mpc5200_pic>;
115 timer@660 { // General Purpose Timer
116 compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
119 interrupts = <1 15 0>;
120 interrupt-parent = <&mpc5200_pic>;
123 timer@670 { // General Purpose Timer
124 compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
127 interrupts = <1 16 0>;
128 interrupt-parent = <&mpc5200_pic>;
131 rtc@800 { // Real time clock
132 compatible = "fsl,mpc5200b-rtc","fsl,mpc5200-rtc";
134 interrupts = <1 5 0 1 6 0>;
135 interrupt-parent = <&mpc5200_pic>;
139 compatible = "fsl,mpc5200b-mscan","fsl,mpc5200-mscan";
141 interrupts = <2 17 0>;
142 interrupt-parent = <&mpc5200_pic>;
147 compatible = "fsl,mpc5200b-mscan","fsl,mpc5200-mscan";
149 interrupts = <2 18 0>;
150 interrupt-parent = <&mpc5200_pic>;
155 compatible = "fsl,mpc5200b-gpio","fsl,mpc5200-gpio";
157 interrupts = <1 7 0>;
158 interrupt-parent = <&mpc5200_pic>;
162 compatible = "fsl,mpc5200b-gpio-wkup","fsl,mpc5200-gpio-wkup";
164 interrupts = <1 8 0 0 3 0>;
165 interrupt-parent = <&mpc5200_pic>;
169 compatible = "fsl,mpc5200b-spi","fsl,mpc5200-spi";
171 interrupts = <2 13 0 2 14 0>;
172 interrupt-parent = <&mpc5200_pic>;
176 compatible = "fsl,mpc5200b-ohci","fsl,mpc5200-ohci","ohci-be";
178 interrupts = <2 6 0>;
179 interrupt-parent = <&mpc5200_pic>;
182 dma-controller@1200 {
183 device_type = "dma-controller";
184 compatible = "fsl,mpc5200b-bestcomm","fsl,mpc5200-bestcomm";
186 interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
187 3 4 0 3 5 0 3 6 0 3 7 0
188 3 8 0 3 9 0 3 10 0 3 11 0
189 3 12 0 3 13 0 3 14 0 3 15 0>;
190 interrupt-parent = <&mpc5200_pic>;
194 compatible = "fsl,mpc5200b-xlb","fsl,mpc5200-xlb";
195 reg = <0x1f00 0x100>;
198 serial@2000 { // PSC1
199 device_type = "serial";
200 compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
201 port-number = <0>; // Logical port assignment
203 reg = <0x2000 0x100>;
204 interrupts = <2 1 0>;
205 interrupt-parent = <&mpc5200_pic>;
208 // PSC2 in ac97 mode example
209 //ac97@2200 { // PSC2
210 // compatible = "fsl,mpc5200b-psc-ac97","fsl,mpc5200-psc-ac97";
212 // reg = <0x2200 0x100>;
213 // interrupts = <2 2 0>;
214 // interrupt-parent = <&mpc5200_pic>;
217 // PSC3 in CODEC mode example
219 // compatible = "fsl,mpc5200b-psc-i2s"; //not 5200 compatible
221 // reg = <0x2400 0x100>;
222 // interrupts = <2 3 0>;
223 // interrupt-parent = <&mpc5200_pic>;
226 // PSC4 in uart mode example
227 //serial@2600 { // PSC4
228 // device_type = "serial";
229 // compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
231 // reg = <0x2600 0x100>;
232 // interrupts = <2 11 0>;
233 // interrupt-parent = <&mpc5200_pic>;
236 // PSC5 in uart mode example
237 //serial@2800 { // PSC5
238 // device_type = "serial";
239 // compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
241 // reg = <0x2800 0x100>;
242 // interrupts = <2 12 0>;
243 // interrupt-parent = <&mpc5200_pic>;
246 // PSC6 in spi mode example
248 // compatible = "fsl,mpc5200b-psc-spi","fsl,mpc5200-psc-spi";
250 // reg = <0x2c00 0x100>;
251 // interrupts = <2 4 0>;
252 // interrupt-parent = <&mpc5200_pic>;
256 device_type = "network";
257 compatible = "fsl,mpc5200b-fec","fsl,mpc5200-fec";
258 reg = <0x3000 0x400>;
259 local-mac-address = [ 00 00 00 00 00 00 ];
260 interrupts = <2 5 0>;
261 interrupt-parent = <&mpc5200_pic>;
262 phy-handle = <&phy0>;
266 #address-cells = <1>;
268 compatible = "fsl,mpc5200b-mdio", "fsl,mpc5200-mdio";
269 reg = <0x3000 0x400>; // fec range, since we need to setup fec interrupts
270 interrupts = <2 5 0>; // these are for "mii command finished", not link changes & co.
271 interrupt-parent = <&mpc5200_pic>;
273 phy0: ethernet-phy@0 {
274 device_type = "ethernet-phy";
281 compatible = "fsl,mpc5200b-ata","fsl,mpc5200-ata";
282 reg = <0x3a00 0x100>;
283 interrupts = <2 7 0>;
284 interrupt-parent = <&mpc5200_pic>;
288 #address-cells = <1>;
290 compatible = "fsl,mpc5200b-i2c","fsl,mpc5200-i2c","fsl-i2c";
293 interrupts = <2 15 0>;
294 interrupt-parent = <&mpc5200_pic>;
299 #address-cells = <1>;
301 compatible = "fsl,mpc5200b-i2c","fsl,mpc5200-i2c","fsl-i2c";
304 interrupts = <2 16 0>;
305 interrupt-parent = <&mpc5200_pic>;
309 compatible = "fsl,mpc5200b-sram","fsl,mpc5200-sram","sram";
310 reg = <0x8000 0x4000>;
315 #interrupt-cells = <1>;
317 #address-cells = <3>;
319 compatible = "fsl,mpc5200b-pci","fsl,mpc5200-pci";
320 reg = <0xf0000d00 0x100>;
321 interrupt-map-mask = <0xf800 0 0 7>;
322 interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3 // 1st slot
323 0xc000 0 0 2 &mpc5200_pic 1 1 3
324 0xc000 0 0 3 &mpc5200_pic 1 2 3
325 0xc000 0 0 4 &mpc5200_pic 1 3 3
327 0xc800 0 0 1 &mpc5200_pic 1 1 3 // 2nd slot
328 0xc800 0 0 2 &mpc5200_pic 1 2 3
329 0xc800 0 0 3 &mpc5200_pic 1 3 3
330 0xc800 0 0 4 &mpc5200_pic 0 0 3>;
331 clock-frequency = <0>; // From boot loader
332 interrupts = <2 8 0 2 9 0 2 10 0>;
333 interrupt-parent = <&mpc5200_pic>;
335 ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000
336 0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
337 0x01000000 0 0x00000000 0xb0000000 0 0x01000000>;