2 * include/asm-arm/arch-realview/entry-macro.S
4 * Low-level IRQ helper macros for RealView platforms
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
10 #include <asm/hardware.h>
11 #include <asm/hardware/gic.h>
16 .macro get_irqnr_preamble, base, tmp
17 ldr \base, =IO_ADDRESS(REALVIEW_GIC_CPU_BASE)
20 .macro arch_ret_to_user, tmp1, tmp2
24 * The interrupt numbering scheme is defined in the
25 * interrupt controller spec. To wit:
27 * Interrupts 0-15 are IPI
29 * 29-31 are local. We allow 30 to be used for the watchdog.
31 * 1021-1022 are reserved
32 * 1023 is "spurious" (no interrupt)
34 * For now, we ignore all local interrupts so only return an interrupt if it's
35 * between 30 and 1020. The test_for_ipi routine below will pick up on IPIs.
37 * A simple read from the controller will tell us the number of the highest
38 * priority enabled interrupt. We then just need to check whether it is in the
39 * valid range for an IRQ (30-1020 inclusive).
42 .macro get_irqnr_and_base, irqnr, irqstat, base, tmp
44 ldr \irqstat, [\base, #GIC_CPU_INTACK] /* bits 12-10 = src CPU, 9-0 = int # */
48 bic \irqnr, \irqstat, #0x1c00
57 /* We assume that irqstat (the raw value of the IRQ acknowledge
58 * register) is preserved from the macro above.
59 * If there is an IPI, we immediately signal end of interrupt on the
60 * controller, since this requires the original irqstat value which
61 * we won't easily be able to recreate later.
64 .macro test_for_ipi, irqnr, irqstat, base, tmp
65 bic \irqnr, \irqstat, #0x1c00
67 strcc \irqstat, [\base, #GIC_CPU_EOI]
71 /* As above, this assumes that irqstat and base are preserved.. */
73 .macro test_for_ltirq, irqnr, irqstat, base, tmp
74 bic \irqnr, \irqstat, #0x1c00
78 streq \irqstat, [\base, #GIC_CPU_EOI]