2 * linux/arch/ia64/kernel/irq_ia64.c
4 * Copyright (C) 1998-2001 Hewlett-Packard Co
5 * Stephane Eranian <eranian@hpl.hp.com>
6 * David Mosberger-Tang <davidm@hpl.hp.com>
8 * 6/10/99: Updated to bring in sync with x86 version to facilitate
9 * support for SMP and different interrupt controllers.
11 * 09/15/00 Goutham Rao <goutham.rao@intel.com> Implemented pci_irq_to_vector
12 * PCI to vector allocation routine.
13 * 04/14/2004 Ashok Raj <ashok.raj@intel.com>
14 * Added CPU Hotplug handling for IPF.
17 #include <linux/module.h>
19 #include <linux/jiffies.h>
20 #include <linux/errno.h>
21 #include <linux/init.h>
22 #include <linux/interrupt.h>
23 #include <linux/ioport.h>
24 #include <linux/kernel_stat.h>
25 #include <linux/slab.h>
26 #include <linux/ptrace.h>
27 #include <linux/random.h> /* for rand_initialize_irq() */
28 #include <linux/signal.h>
29 #include <linux/smp.h>
30 #include <linux/threads.h>
31 #include <linux/bitops.h>
32 #include <linux/irq.h>
34 #include <asm/delay.h>
35 #include <asm/intrinsics.h>
37 #include <asm/hw_irq.h>
38 #include <asm/machvec.h>
39 #include <asm/pgtable.h>
40 #include <asm/system.h>
43 # include <asm/perfmon.h>
48 /* These can be overridden in platform_irq_init */
49 int ia64_first_device_vector = IA64_DEF_FIRST_DEVICE_VECTOR;
50 int ia64_last_device_vector = IA64_DEF_LAST_DEVICE_VECTOR;
52 /* default base addr of IPI table */
53 void __iomem *ipi_base_addr = ((void __iomem *)
54 (__IA64_UNCACHED_OFFSET | IA64_IPI_DEFAULT_BASE_ADDR));
57 * Legacy IRQ to IA-64 vector translation table.
59 __u8 isa_irq_to_vector_map[16] = {
60 /* 8259 IRQ translation, first 16 entries */
61 0x2f, 0x20, 0x2e, 0x2d, 0x2c, 0x2b, 0x2a, 0x29,
62 0x28, 0x27, 0x26, 0x25, 0x24, 0x23, 0x22, 0x21
64 EXPORT_SYMBOL(isa_irq_to_vector_map);
66 static unsigned long ia64_vector_mask[BITS_TO_LONGS(IA64_MAX_DEVICE_VECTORS)];
69 assign_irq_vector (int irq)
73 pos = find_first_zero_bit(ia64_vector_mask, IA64_NUM_DEVICE_VECTORS);
74 vector = IA64_FIRST_DEVICE_VECTOR + pos;
75 if (vector > IA64_LAST_DEVICE_VECTOR)
77 if (test_and_set_bit(pos, ia64_vector_mask))
83 free_irq_vector (int vector)
87 if (vector < IA64_FIRST_DEVICE_VECTOR || vector > IA64_LAST_DEVICE_VECTOR)
90 pos = vector - IA64_FIRST_DEVICE_VECTOR;
91 if (!test_and_clear_bit(pos, ia64_vector_mask))
92 printk(KERN_WARNING "%s: double free!\n", __FUNCTION__);
96 reserve_irq_vector (int vector)
100 if (vector < IA64_FIRST_DEVICE_VECTOR ||
101 vector > IA64_LAST_DEVICE_VECTOR)
104 pos = vector - IA64_FIRST_DEVICE_VECTOR;
105 return test_and_set_bit(pos, ia64_vector_mask);
109 * Dynamic irq allocate and deallocation for MSI
113 int vector = assign_irq_vector(AUTO_ASSIGN);
116 dynamic_irq_init(vector);
121 void destroy_irq(unsigned int irq)
123 dynamic_irq_cleanup(irq);
124 free_irq_vector(irq);
128 # define IS_RESCHEDULE(vec) (vec == IA64_IPI_RESCHEDULE)
130 # define IS_RESCHEDULE(vec) (0)
133 * That's where the IVT branches when we get an external
134 * interrupt. This branches to the correct hardware IRQ handler via
138 ia64_handle_irq (ia64_vector vector, struct pt_regs *regs)
140 struct pt_regs *old_regs = set_irq_regs(regs);
141 unsigned long saved_tpr;
145 unsigned long bsp, sp;
148 * Note: if the interrupt happened while executing in
149 * the context switch routine (ia64_switch_to), we may
150 * get a spurious stack overflow here. This is
151 * because the register and the memory stack are not
152 * switched atomically.
154 bsp = ia64_getreg(_IA64_REG_AR_BSP);
155 sp = ia64_getreg(_IA64_REG_SP);
157 if ((sp - bsp) < 1024) {
158 static unsigned char count;
159 static long last_time;
161 if (jiffies - last_time > 5*HZ)
165 printk("ia64_handle_irq: DANGER: less than "
166 "1KB of free stack space!!\n"
167 "(bsp=0x%lx, sp=%lx)\n", bsp, sp);
171 #endif /* IRQ_DEBUG */
174 * Always set TPR to limit maximum interrupt nesting depth to
175 * 16 (without this, it would be ~240, which could easily lead
176 * to kernel stack overflows).
179 saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
181 while (vector != IA64_SPURIOUS_INT_VECTOR) {
182 if (unlikely(IS_RESCHEDULE(vector)))
183 kstat_this_cpu.irqs[vector]++;
185 ia64_setreg(_IA64_REG_CR_TPR, vector);
188 generic_handle_irq(local_vector_to_irq(vector));
191 * Disable interrupts and send EOI:
194 ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
197 vector = ia64_get_ivr();
200 * This must be done *after* the ia64_eoi(). For example, the keyboard softirq
201 * handler needs to be able to wait for further keyboard interrupts, which can't
202 * come through until ia64_eoi() has been done.
205 set_irq_regs(old_regs);
208 #ifdef CONFIG_HOTPLUG_CPU
210 * This function emulates a interrupt processing when a cpu is about to be
213 void ia64_process_pending_intr(void)
216 unsigned long saved_tpr;
217 extern unsigned int vectors_in_migration[NR_IRQS];
219 vector = ia64_get_ivr();
222 saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
226 * Perform normal interrupt style processing
228 while (vector != IA64_SPURIOUS_INT_VECTOR) {
229 if (unlikely(IS_RESCHEDULE(vector)))
230 kstat_this_cpu.irqs[vector]++;
232 struct pt_regs *old_regs = set_irq_regs(NULL);
234 ia64_setreg(_IA64_REG_CR_TPR, vector);
238 * Now try calling normal ia64_handle_irq as it would have got called
239 * from a real intr handler. Try passing null for pt_regs, hopefully
240 * it will work. I hope it works!.
241 * Probably could shared code.
243 vectors_in_migration[local_vector_to_irq(vector)]=0;
244 generic_handle_irq(local_vector_to_irq(vector));
245 set_irq_regs(old_regs);
248 * Disable interrupts and send EOI
251 ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
254 vector = ia64_get_ivr();
262 extern irqreturn_t handle_IPI (int irq, void *dev_id);
264 static irqreturn_t dummy_handler (int irq, void *dev_id)
269 static struct irqaction ipi_irqaction = {
270 .handler = handle_IPI,
271 .flags = IRQF_DISABLED,
275 static struct irqaction resched_irqaction = {
276 .handler = dummy_handler,
277 .flags = IRQF_DISABLED,
283 register_percpu_irq (ia64_vector vec, struct irqaction *action)
288 for (irq = 0; irq < NR_IRQS; ++irq)
289 if (irq_to_vector(irq) == vec) {
290 desc = irq_desc + irq;
291 desc->status |= IRQ_PER_CPU;
292 desc->chip = &irq_type_ia64_lsapic;
294 setup_irq(irq, action);
301 register_percpu_irq(IA64_SPURIOUS_INT_VECTOR, NULL);
303 register_percpu_irq(IA64_IPI_VECTOR, &ipi_irqaction);
304 register_percpu_irq(IA64_IPI_RESCHEDULE, &resched_irqaction);
306 #ifdef CONFIG_PERFMON
313 ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect)
315 void __iomem *ipi_addr;
316 unsigned long ipi_data;
317 unsigned long phys_cpu_id;
320 phys_cpu_id = cpu_physical_id(cpu);
322 phys_cpu_id = (ia64_getreg(_IA64_REG_CR_LID) >> 16) & 0xffff;
326 * cpu number is in 8bit ID and 8bit EID
329 ipi_data = (delivery_mode << 8) | (vector & 0xff);
330 ipi_addr = ipi_base_addr + ((phys_cpu_id << 4) | ((redirect & 1) << 3));
332 writeq(ipi_data, ipi_addr);