2 * This file contains work-arounds for x86 and x86_64 platform bugs.
9 #if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_SMP) && defined(CONFIG_PCI)
11 static void __devinit quirk_intel_irqbalance(struct pci_dev *dev)
16 /* BIOS may enable hardware IRQ balancing for
17 * E7520/E7320/E7525(revision ID 0x9 and below)
19 * Disable SW irqbalance/affinity on those platforms.
21 pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
25 /* enable access to config space*/
26 pci_read_config_byte(dev, 0xf4, &config);
27 pci_write_config_byte(dev, 0xf4, config|0x2);
30 * read xTPR register. We may not have a pci_dev for device 8
31 * because it might be hidden until the above write.
33 pci_bus_read_config_word(dev->bus, PCI_DEVFN(8, 0), 0x4c, &word);
35 if (!(word & (1 << 13))) {
36 dev_info(&dev->dev, "Intel E7520/7320/7525 detected; "
37 "disabling irq balancing and affinity\n");
44 /* put back the original value for config space*/
46 pci_write_config_byte(dev, 0xf4, config);
48 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH,
49 quirk_intel_irqbalance);
50 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH,
51 quirk_intel_irqbalance);
52 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH,
53 quirk_intel_irqbalance);
56 #if defined(CONFIG_HPET_TIMER)
57 unsigned long force_hpet_address;
60 NONE_FORCE_HPET_RESUME,
61 OLD_ICH_FORCE_HPET_RESUME,
62 ICH_FORCE_HPET_RESUME,
63 VT8237_FORCE_HPET_RESUME,
64 NVIDIA_FORCE_HPET_RESUME,
65 ATI_FORCE_HPET_RESUME,
66 } force_hpet_resume_type;
68 static void __iomem *rcba_base;
70 static void ich_force_hpet_resume(void)
74 if (!force_hpet_address)
77 if (rcba_base == NULL)
80 /* read the Function Disable register, dword mode only */
81 val = readl(rcba_base + 0x3404);
83 /* HPET disabled in HPTC. Trying to enable */
84 writel(val | 0x80, rcba_base + 0x3404);
87 val = readl(rcba_base + 0x3404);
91 printk(KERN_DEBUG "Force enabled HPET at resume\n");
96 static void ich_force_enable_hpet(struct pci_dev *dev)
99 u32 uninitialized_var(rcba);
102 if (hpet_address || force_hpet_address)
105 pci_read_config_dword(dev, 0xF0, &rcba);
108 dev_printk(KERN_DEBUG, &dev->dev, "RCBA disabled; "
109 "cannot force enable HPET\n");
113 /* use bits 31:14, 16 kB aligned */
114 rcba_base = ioremap_nocache(rcba, 0x4000);
115 if (rcba_base == NULL) {
116 dev_printk(KERN_DEBUG, &dev->dev, "ioremap failed; "
117 "cannot force enable HPET\n");
121 /* read the Function Disable register, dword mode only */
122 val = readl(rcba_base + 0x3404);
125 /* HPET is enabled in HPTC. Just not reported by BIOS */
127 force_hpet_address = 0xFED00000 | (val << 12);
128 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
129 "0x%lx\n", force_hpet_address);
134 /* HPET disabled in HPTC. Trying to enable */
135 writel(val | 0x80, rcba_base + 0x3404);
137 val = readl(rcba_base + 0x3404);
142 force_hpet_address = 0xFED00000 | (val << 12);
146 force_hpet_address = 0;
148 dev_printk(KERN_DEBUG, &dev->dev,
149 "Failed to force enable HPET\n");
151 force_hpet_resume_type = ICH_FORCE_HPET_RESUME;
152 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
153 "0x%lx\n", force_hpet_address);
157 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0,
158 ich_force_enable_hpet);
159 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0,
160 ich_force_enable_hpet);
161 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1,
162 ich_force_enable_hpet);
163 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0,
164 ich_force_enable_hpet);
165 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1,
166 ich_force_enable_hpet);
167 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31,
168 ich_force_enable_hpet);
169 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1,
170 ich_force_enable_hpet);
171 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4,
172 ich_force_enable_hpet);
173 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7,
174 ich_force_enable_hpet);
177 static struct pci_dev *cached_dev;
179 static void hpet_print_force_info(void)
181 printk(KERN_INFO "HPET not enabled in BIOS. "
182 "You might try hpet=force boot option\n");
185 static void old_ich_force_hpet_resume(void)
188 u32 uninitialized_var(gen_cntl);
190 if (!force_hpet_address || !cached_dev)
193 pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
194 gen_cntl &= (~(0x7 << 15));
195 gen_cntl |= (0x4 << 15);
197 pci_write_config_dword(cached_dev, 0xD0, gen_cntl);
198 pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
199 val = gen_cntl >> 15;
202 printk(KERN_DEBUG "Force enabled HPET at resume\n");
207 static void old_ich_force_enable_hpet(struct pci_dev *dev)
210 u32 uninitialized_var(gen_cntl);
212 if (hpet_address || force_hpet_address)
215 pci_read_config_dword(dev, 0xD0, &gen_cntl);
217 * Bit 17 is HPET enable bit.
218 * Bit 16:15 control the HPET base address.
220 val = gen_cntl >> 15;
224 force_hpet_address = 0xFED00000 | (val << 12);
225 dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
231 * HPET is disabled. Trying enabling at FED00000 and check
234 gen_cntl &= (~(0x7 << 15));
235 gen_cntl |= (0x4 << 15);
236 pci_write_config_dword(dev, 0xD0, gen_cntl);
238 pci_read_config_dword(dev, 0xD0, &gen_cntl);
240 val = gen_cntl >> 15;
243 /* HPET is enabled in HPTC. Just not reported by BIOS */
245 force_hpet_address = 0xFED00000 | (val << 12);
246 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
247 "0x%lx\n", force_hpet_address);
249 force_hpet_resume_type = OLD_ICH_FORCE_HPET_RESUME;
253 dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
257 * Undocumented chipset features. Make sure that the user enforced
260 static void old_ich_force_enable_hpet_user(struct pci_dev *dev)
263 old_ich_force_enable_hpet(dev);
265 hpet_print_force_info();
268 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1,
269 old_ich_force_enable_hpet_user);
270 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0,
271 old_ich_force_enable_hpet_user);
272 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12,
273 old_ich_force_enable_hpet_user);
274 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
275 old_ich_force_enable_hpet_user);
276 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12,
277 old_ich_force_enable_hpet_user);
278 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0,
279 old_ich_force_enable_hpet);
280 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_12,
281 old_ich_force_enable_hpet);
284 static void vt8237_force_hpet_resume(void)
288 if (!force_hpet_address || !cached_dev)
291 val = 0xfed00000 | 0x80;
292 pci_write_config_dword(cached_dev, 0x68, val);
294 pci_read_config_dword(cached_dev, 0x68, &val);
296 printk(KERN_DEBUG "Force enabled HPET at resume\n");
301 static void vt8237_force_enable_hpet(struct pci_dev *dev)
303 u32 uninitialized_var(val);
305 if (hpet_address || force_hpet_address)
308 if (!hpet_force_user) {
309 hpet_print_force_info();
313 pci_read_config_dword(dev, 0x68, &val);
315 * Bit 7 is HPET enable bit.
316 * Bit 31:10 is HPET base address (contrary to what datasheet claims)
319 force_hpet_address = (val & ~0x3ff);
320 dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
326 * HPET is disabled. Trying enabling at FED00000 and check
329 val = 0xfed00000 | 0x80;
330 pci_write_config_dword(dev, 0x68, val);
332 pci_read_config_dword(dev, 0x68, &val);
334 force_hpet_address = (val & ~0x3ff);
335 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
336 "0x%lx\n", force_hpet_address);
338 force_hpet_resume_type = VT8237_FORCE_HPET_RESUME;
342 dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
345 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235,
346 vt8237_force_enable_hpet);
347 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
348 vt8237_force_enable_hpet);
350 static void ati_force_hpet_resume(void)
352 pci_write_config_dword(cached_dev, 0x14, 0xfed00000);
353 printk(KERN_DEBUG "Force enabled HPET at resume\n");
356 static u32 ati_ixp4x0_rev(struct pci_dev *dev)
361 pci_read_config_byte(dev, 0xac, &b);
363 pci_write_config_byte(dev, 0xac, b);
364 pci_read_config_dword(dev, 0x70, &d);
366 pci_write_config_dword(dev, 0x70, d);
367 pci_read_config_dword(dev, 0x8, &d);
369 dev_printk(KERN_DEBUG, &dev->dev, "SB4X0 revision 0x%x\n", d);
373 static void ati_force_enable_hpet(struct pci_dev *dev)
378 if (hpet_address || force_hpet_address)
381 if (!hpet_force_user) {
382 hpet_print_force_info();
386 d = ati_ixp4x0_rev(dev);
391 pci_write_config_dword(dev, 0x14, 0xfed00000);
392 pci_read_config_dword(dev, 0x14, &val);
394 /* enable interrupt */
395 outb(0x72, 0xcd6); b = inb(0xcd7);
397 outb(0x72, 0xcd6); outb(b, 0xcd7);
398 outb(0x72, 0xcd6); b = inb(0xcd7);
401 pci_read_config_dword(dev, 0x64, &d);
403 pci_write_config_dword(dev, 0x64, d);
404 pci_read_config_dword(dev, 0x64, &d);
408 force_hpet_address = val;
409 force_hpet_resume_type = ATI_FORCE_HPET_RESUME;
410 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
414 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS,
415 ati_force_enable_hpet);
418 * Undocumented chipset feature taken from LinuxBIOS.
420 static void nvidia_force_hpet_resume(void)
422 pci_write_config_dword(cached_dev, 0x44, 0xfed00001);
423 printk(KERN_DEBUG "Force enabled HPET at resume\n");
426 static void nvidia_force_enable_hpet(struct pci_dev *dev)
428 u32 uninitialized_var(val);
430 if (hpet_address || force_hpet_address)
433 if (!hpet_force_user) {
434 hpet_print_force_info();
438 pci_write_config_dword(dev, 0x44, 0xfed00001);
439 pci_read_config_dword(dev, 0x44, &val);
440 force_hpet_address = val & 0xfffffffe;
441 force_hpet_resume_type = NVIDIA_FORCE_HPET_RESUME;
442 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
449 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0050,
450 nvidia_force_enable_hpet);
451 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0051,
452 nvidia_force_enable_hpet);
455 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0260,
456 nvidia_force_enable_hpet);
457 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0360,
458 nvidia_force_enable_hpet);
459 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0361,
460 nvidia_force_enable_hpet);
461 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0362,
462 nvidia_force_enable_hpet);
463 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0363,
464 nvidia_force_enable_hpet);
465 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0364,
466 nvidia_force_enable_hpet);
467 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0365,
468 nvidia_force_enable_hpet);
469 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0366,
470 nvidia_force_enable_hpet);
471 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0367,
472 nvidia_force_enable_hpet);
474 void force_hpet_resume(void)
476 switch (force_hpet_resume_type) {
477 case ICH_FORCE_HPET_RESUME:
478 ich_force_hpet_resume();
480 case OLD_ICH_FORCE_HPET_RESUME:
481 old_ich_force_hpet_resume();
483 case VT8237_FORCE_HPET_RESUME:
484 vt8237_force_hpet_resume();
486 case NVIDIA_FORCE_HPET_RESUME:
487 nvidia_force_hpet_resume();
489 case ATI_FORCE_HPET_RESUME:
490 ati_force_hpet_resume();