2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/delay.h>
23 #include <linux/acpi.h>
24 #include <linux/kallsyms.h>
25 #include <linux/dmi.h>
28 int isa_dma_bridge_buggy;
29 EXPORT_SYMBOL(isa_dma_bridge_buggy);
31 EXPORT_SYMBOL(pci_pci_problems);
33 EXPORT_SYMBOL(pcie_mch_quirk);
35 #ifdef CONFIG_PCI_QUIRKS
36 /* The Mellanox Tavor device gives false positive parity errors
37 * Mark this device with a broken_parity_status, to allow
38 * PCI scanning code to "skip" this now blacklisted device.
40 static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
42 dev->broken_parity_status = 1; /* This device gives false positives */
44 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
45 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
47 /* Deal with broken BIOS'es that neglect to enable passive release,
48 which can cause problems in combination with the 82441FX/PPro MTRRs */
49 static void quirk_passive_release(struct pci_dev *dev)
51 struct pci_dev *d = NULL;
54 /* We have to make sure a particular bit is set in the PIIX3
55 ISA bridge, so we have to go out and find it. */
56 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
57 pci_read_config_byte(d, 0x82, &dlc);
59 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
61 pci_write_config_byte(d, 0x82, dlc);
65 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
66 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
68 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
69 but VIA don't answer queries. If you happen to have good contacts at VIA
70 ask them for me please -- Alan
72 This appears to be BIOS not version dependent. So presumably there is a
75 static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
77 if (!isa_dma_bridge_buggy) {
78 isa_dma_bridge_buggy=1;
79 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
83 * Its not totally clear which chipsets are the problematic ones
84 * We know 82C586 and 82C596 variants are affected.
86 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
87 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
88 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
89 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
90 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
91 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
92 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
95 * Chipsets where PCI->PCI transfers vanish or hang
97 static void __devinit quirk_nopcipci(struct pci_dev *dev)
99 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
100 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
101 pci_pci_problems |= PCIPCI_FAIL;
104 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
105 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
107 static void __devinit quirk_nopciamd(struct pci_dev *dev)
110 pci_read_config_byte(dev, 0x08, &rev);
113 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
114 pci_pci_problems |= PCIAGP_FAIL;
117 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
120 * Triton requires workarounds to be used by the drivers
122 static void __devinit quirk_triton(struct pci_dev *dev)
124 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
125 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
126 pci_pci_problems |= PCIPCI_TRITON;
129 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
130 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
131 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
132 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
135 * VIA Apollo KT133 needs PCI latency patch
136 * Made according to a windows driver based patch by George E. Breese
137 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
138 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
139 * the info on which Mr Breese based his work.
141 * Updated based on further information from the site and also on
142 * information provided by VIA
144 static void quirk_vialatency(struct pci_dev *dev)
148 /* Ok we have a potential problem chipset here. Now see if we have
149 a buggy southbridge */
151 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
153 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
154 /* Check for buggy part revisions */
155 if (p->revision < 0x40 || p->revision > 0x42)
158 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
159 if (p==NULL) /* No problem parts */
161 /* Check for buggy part revisions */
162 if (p->revision < 0x10 || p->revision > 0x12)
167 * Ok we have the problem. Now set the PCI master grant to
168 * occur every master grant. The apparent bug is that under high
169 * PCI load (quite common in Linux of course) you can get data
170 * loss when the CPU is held off the bus for 3 bus master requests
171 * This happens to include the IDE controllers....
173 * VIA only apply this fix when an SB Live! is present but under
174 * both Linux and Windows this isnt enough, and we have seen
175 * corruption without SB Live! but with things like 3 UDMA IDE
176 * controllers. So we ignore that bit of the VIA recommendation..
179 pci_read_config_byte(dev, 0x76, &busarb);
180 /* Set bit 4 and bi 5 of byte 76 to 0x01
181 "Master priority rotation on every PCI master grant */
184 pci_write_config_byte(dev, 0x76, busarb);
185 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
189 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
190 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
191 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
192 /* Must restore this on a resume from RAM */
193 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
194 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
195 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
198 * VIA Apollo VP3 needs ETBF on BT848/878
200 static void __devinit quirk_viaetbf(struct pci_dev *dev)
202 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
203 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
204 pci_pci_problems |= PCIPCI_VIAETBF;
207 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
209 static void __devinit quirk_vsfx(struct pci_dev *dev)
211 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
212 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
213 pci_pci_problems |= PCIPCI_VSFX;
216 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
219 * Ali Magik requires workarounds to be used by the drivers
220 * that DMA to AGP space. Latency must be set to 0xA and triton
221 * workaround applied too
222 * [Info kindly provided by ALi]
224 static void __init quirk_alimagik(struct pci_dev *dev)
226 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
227 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
228 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
231 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
232 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
235 * Natoma has some interesting boundary conditions with Zoran stuff
238 static void __devinit quirk_natoma(struct pci_dev *dev)
240 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
241 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
242 pci_pci_problems |= PCIPCI_NATOMA;
245 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
246 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
247 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
248 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
249 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
250 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
253 * This chip can cause PCI parity errors if config register 0xA0 is read
254 * while DMAs are occurring.
256 static void __devinit quirk_citrine(struct pci_dev *dev)
258 dev->cfg_size = 0xA0;
260 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
263 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
264 * If it's needed, re-allocate the region.
266 static void __devinit quirk_s3_64M(struct pci_dev *dev)
268 struct resource *r = &dev->resource[0];
270 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
275 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
276 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
278 static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
279 unsigned size, int nr, const char *name)
283 struct pci_bus_region bus_region;
284 struct resource *res = dev->resource + nr;
286 res->name = pci_name(dev);
288 res->end = region + size - 1;
289 res->flags = IORESOURCE_IO;
291 /* Convert from PCI bus to resource space. */
292 bus_region.start = res->start;
293 bus_region.end = res->end;
294 pcibios_bus_to_resource(dev, res, &bus_region);
296 pci_claim_resource(dev, nr);
297 dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
302 * ATI Northbridge setups MCE the processor if you even
303 * read somewhere between 0x3b0->0x3bb or read 0x3d3
305 static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
307 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
308 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
309 request_region(0x3b0, 0x0C, "RadeonIGP");
310 request_region(0x3d3, 0x01, "RadeonIGP");
312 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
315 * Let's make the southbridge information explicit instead
316 * of having to worry about people probing the ACPI areas,
317 * for example.. (Yes, it happens, and if you read the wrong
318 * ACPI register it will put the machine to sleep with no
319 * way of waking it up again. Bummer).
321 * ALI M7101: Two IO regions pointed to by words at
322 * 0xE0 (64 bytes of ACPI registers)
323 * 0xE2 (32 bytes of SMB registers)
325 static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
329 pci_read_config_word(dev, 0xE0, ®ion);
330 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
331 pci_read_config_word(dev, 0xE2, ®ion);
332 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
334 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
336 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
339 u32 mask, size, base;
341 pci_read_config_dword(dev, port, &devres);
342 if ((devres & enable) != enable)
344 mask = (devres >> 16) & 15;
345 base = devres & 0xffff;
348 unsigned bit = size >> 1;
349 if ((bit & mask) == bit)
354 * For now we only print it out. Eventually we'll want to
355 * reserve it (at least if it's in the 0x1000+ range), but
356 * let's get enough confirmation reports first.
359 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
362 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
365 u32 mask, size, base;
367 pci_read_config_dword(dev, port, &devres);
368 if ((devres & enable) != enable)
370 base = devres & 0xffff0000;
371 mask = (devres & 0x3f) << 16;
374 unsigned bit = size >> 1;
375 if ((bit & mask) == bit)
380 * For now we only print it out. Eventually we'll want to
381 * reserve it, but let's get enough confirmation reports first.
384 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
388 * PIIX4 ACPI: Two IO regions pointed to by longwords at
389 * 0x40 (64 bytes of ACPI registers)
390 * 0x90 (16 bytes of SMB registers)
391 * and a few strange programmable PIIX4 device resources.
393 static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
397 pci_read_config_dword(dev, 0x40, ®ion);
398 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
399 pci_read_config_dword(dev, 0x90, ®ion);
400 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
402 /* Device resource A has enables for some of the other ones */
403 pci_read_config_dword(dev, 0x5c, &res_a);
405 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
406 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
408 /* Device resource D is just bitfields for static resources */
410 /* Device 12 enabled? */
411 if (res_a & (1 << 29)) {
412 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
413 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
415 /* Device 13 enabled? */
416 if (res_a & (1 << 30)) {
417 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
418 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
420 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
421 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
423 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
424 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
427 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
428 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
429 * 0x58 (64 bytes of GPIO I/O space)
431 static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
435 pci_read_config_dword(dev, 0x40, ®ion);
436 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
438 pci_read_config_dword(dev, 0x58, ®ion);
439 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
441 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
442 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
443 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
444 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
445 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
446 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
447 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
448 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
449 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
450 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
452 static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
456 pci_read_config_dword(dev, 0x40, ®ion);
457 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
459 pci_read_config_dword(dev, 0x48, ®ion);
460 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
463 static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
468 pci_read_config_dword(dev, reg, &val);
476 * This is not correct. It is 16, 32 or 64 bytes depending on
477 * register D31:F0:ADh bits 5:4.
479 * But this gets us at least _part_ of it.
487 /* Just print it out for now. We should reserve it after more debugging */
488 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
491 static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
493 /* Shared ACPI/GPIO decode with all ICH6+ */
494 ich6_lpc_acpi_gpio(dev);
496 /* ICH6-specific generic IO decode */
497 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
498 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
500 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
501 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
503 static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
508 pci_read_config_dword(dev, reg, &val);
515 * IO base in bits 15:2, mask in bits 23:18, both
519 mask = (val >> 16) & 0xfc;
522 /* Just print it out for now. We should reserve it after more debugging */
523 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
526 /* ICH7-10 has the same common LPC generic IO decode registers */
527 static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
529 /* We share the common ACPI/DPIO decode with ICH6 */
530 ich6_lpc_acpi_gpio(dev);
532 /* And have 4 ICH7+ generic decodes */
533 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
534 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
535 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
536 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
538 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
539 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
540 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
541 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
542 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
543 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
544 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
545 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
546 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
547 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
548 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
549 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
550 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
553 * VIA ACPI: One IO region pointed to by longword at
554 * 0x48 or 0x20 (256 bytes of ACPI registers)
556 static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
560 if (dev->revision & 0x10) {
561 pci_read_config_dword(dev, 0x48, ®ion);
562 region &= PCI_BASE_ADDRESS_IO_MASK;
563 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
566 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
569 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
570 * 0x48 (256 bytes of ACPI registers)
571 * 0x70 (128 bytes of hardware monitoring register)
572 * 0x90 (16 bytes of SMB registers)
574 static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
579 quirk_vt82c586_acpi(dev);
581 pci_read_config_word(dev, 0x70, &hm);
582 hm &= PCI_BASE_ADDRESS_IO_MASK;
583 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
585 pci_read_config_dword(dev, 0x90, &smb);
586 smb &= PCI_BASE_ADDRESS_IO_MASK;
587 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
589 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
592 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
593 * 0x88 (128 bytes of power management registers)
594 * 0xd0 (16 bytes of SMB registers)
596 static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
600 pci_read_config_word(dev, 0x88, &pm);
601 pm &= PCI_BASE_ADDRESS_IO_MASK;
602 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
604 pci_read_config_word(dev, 0xd0, &smb);
605 smb &= PCI_BASE_ADDRESS_IO_MASK;
606 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
608 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
611 #ifdef CONFIG_X86_IO_APIC
613 #include <asm/io_apic.h>
616 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
617 * devices to the external APIC.
619 * TODO: When we have device-specific interrupt routers,
620 * this code will go away from quirks.
622 static void quirk_via_ioapic(struct pci_dev *dev)
627 tmp = 0; /* nothing routed to external APIC */
629 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
631 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
632 tmp == 0 ? "Disa" : "Ena");
634 /* Offset 0x58: External APIC IRQ output control */
635 pci_write_config_byte (dev, 0x58, tmp);
637 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
638 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
641 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
642 * This leads to doubled level interrupt rates.
643 * Set this bit to get rid of cycle wastage.
644 * Otherwise uncritical.
646 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
649 #define BYPASS_APIC_DEASSERT 8
651 pci_read_config_byte(dev, 0x5B, &misc_control2);
652 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
653 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
654 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
657 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
658 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
661 * The AMD io apic can hang the box when an apic irq is masked.
662 * We check all revs >= B0 (yet not in the pre production!) as the bug
663 * is currently marked NoFix
665 * We have multiple reports of hangs with this chipset that went away with
666 * noapic specified. For the moment we assume it's the erratum. We may be wrong
667 * of course. However the advice is demonstrably good even if so..
669 static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
671 if (dev->revision >= 0x02) {
672 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
673 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
676 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
678 static void __init quirk_ioapic_rmw(struct pci_dev *dev)
680 if (dev->devfn == 0 && dev->bus->number == 0)
683 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
684 #endif /* CONFIG_X86_IO_APIC */
687 * Some settings of MMRBC can lead to data corruption so block changes.
688 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
690 static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
692 if (dev->subordinate && dev->revision <= 0x12) {
693 dev_info(&dev->dev, "AMD8131 rev %x detected; "
694 "disabling PCI-X MMRBC\n", dev->revision);
695 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
698 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
701 * FIXME: it is questionable that quirk_via_acpi
702 * is needed. It shows up as an ISA bridge, and does not
703 * support the PCI_INTERRUPT_LINE register at all. Therefore
704 * it seems like setting the pci_dev's 'irq' to the
705 * value of the ACPI SCI interrupt is only done for convenience.
708 static void __devinit quirk_via_acpi(struct pci_dev *d)
711 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
714 pci_read_config_byte(d, 0x42, &irq);
716 if (irq && (irq != 2))
719 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
720 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
724 * VIA bridges which have VLink
727 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
729 static void quirk_via_bridge(struct pci_dev *dev)
731 /* See what bridge we have and find the device ranges */
732 switch (dev->device) {
733 case PCI_DEVICE_ID_VIA_82C686:
734 /* The VT82C686 is special, it attaches to PCI and can have
735 any device number. All its subdevices are functions of
736 that single device. */
737 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
738 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
740 case PCI_DEVICE_ID_VIA_8237:
741 case PCI_DEVICE_ID_VIA_8237A:
742 via_vlink_dev_lo = 15;
744 case PCI_DEVICE_ID_VIA_8235:
745 via_vlink_dev_lo = 16;
747 case PCI_DEVICE_ID_VIA_8231:
748 case PCI_DEVICE_ID_VIA_8233_0:
749 case PCI_DEVICE_ID_VIA_8233A:
750 case PCI_DEVICE_ID_VIA_8233C_0:
751 via_vlink_dev_lo = 17;
755 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
756 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
757 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
758 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
759 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
760 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
761 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
762 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
765 * quirk_via_vlink - VIA VLink IRQ number update
768 * If the device we are dealing with is on a PIC IRQ we need to
769 * ensure that the IRQ line register which usually is not relevant
770 * for PCI cards, is actually written so that interrupts get sent
771 * to the right place.
772 * We only do this on systems where a VIA south bridge was detected,
773 * and only for VIA devices on the motherboard (see quirk_via_bridge
777 static void quirk_via_vlink(struct pci_dev *dev)
781 /* Check if we have VLink at all */
782 if (via_vlink_dev_lo == -1)
787 /* Don't quirk interrupts outside the legacy IRQ range */
788 if (!new_irq || new_irq > 15)
791 /* Internal device ? */
792 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
793 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
796 /* This is an internal VLink device on a PIC interrupt. The BIOS
797 ought to have set this but may not have, so we redo it */
799 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
800 if (new_irq != irq) {
801 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
803 udelay(15); /* unknown if delay really needed */
804 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
807 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
810 * VIA VT82C598 has its device ID settable and many BIOSes
811 * set it to the ID of VT82C597 for backward compatibility.
812 * We need to switch it off to be able to recognize the real
815 static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
817 pci_write_config_byte(dev, 0xfc, 0);
818 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
820 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
823 * CardBus controllers have a legacy base address that enables them
824 * to respond as i82365 pcmcia controllers. We don't want them to
825 * do this even if the Linux CardBus driver is not loaded, because
826 * the Linux i82365 driver does not (and should not) handle CardBus.
828 static void quirk_cardbus_legacy(struct pci_dev *dev)
830 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
832 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
834 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
835 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
838 * Following the PCI ordering rules is optional on the AMD762. I'm not
839 * sure what the designers were smoking but let's not inhale...
841 * To be fair to AMD, it follows the spec by default, its BIOS people
844 static void quirk_amd_ordering(struct pci_dev *dev)
847 pci_read_config_dword(dev, 0x4C, &pcic);
850 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
851 pci_write_config_dword(dev, 0x4C, pcic);
852 pci_read_config_dword(dev, 0x84, &pcic);
853 pcic |= (1<<23); /* Required in this mode */
854 pci_write_config_dword(dev, 0x84, pcic);
857 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
858 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
861 * DreamWorks provided workaround for Dunord I-3000 problem
863 * This card decodes and responds to addresses not apparently
864 * assigned to it. We force a larger allocation to ensure that
865 * nothing gets put too close to it.
867 static void __devinit quirk_dunord ( struct pci_dev * dev )
869 struct resource *r = &dev->resource [1];
873 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
876 * i82380FB mobile docking controller: its PCI-to-PCI bridge
877 * is subtractive decoding (transparent), and does indicate this
878 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
881 static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
883 dev->transparent = 1;
885 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
886 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
889 * Common misconfiguration of the MediaGX/Geode PCI master that will
890 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
891 * datasheets found at http://www.national.com/ds/GX for info on what
892 * these bits do. <christer@weinigel.se>
894 static void quirk_mediagx_master(struct pci_dev *dev)
897 pci_read_config_byte(dev, 0x41, ®);
900 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
901 pci_write_config_byte(dev, 0x41, reg);
904 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
905 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
908 * Ensure C0 rev restreaming is off. This is normally done by
909 * the BIOS but in the odd case it is not the results are corruption
910 * hence the presence of a Linux check
912 static void quirk_disable_pxb(struct pci_dev *pdev)
916 if (pdev->revision != 0x04) /* Only C0 requires this */
918 pci_read_config_word(pdev, 0x40, &config);
919 if (config & (1<<6)) {
921 pci_write_config_word(pdev, 0x40, config);
922 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
925 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
926 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
928 static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
930 /* set sb600/sb700/sb800 sata to ahci mode */
933 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
935 pci_read_config_byte(pdev, 0x40, &tmp);
936 pci_write_config_byte(pdev, 0x40, tmp|1);
937 pci_write_config_byte(pdev, 0x9, 1);
938 pci_write_config_byte(pdev, 0xa, 6);
939 pci_write_config_byte(pdev, 0x40, tmp);
941 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
942 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
945 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
946 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
947 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
948 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
951 * Serverworks CSB5 IDE does not fully support native mode
953 static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
956 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
960 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
961 /* PCI layer will sort out resources */
964 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
967 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
969 static void __init quirk_ide_samemode(struct pci_dev *pdev)
973 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
975 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
976 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
979 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
982 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
985 * Some ATA devices break if put into D3
988 static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
990 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
991 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
992 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
994 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
995 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
997 /* This was originally an Alpha specific thing, but it really fits here.
998 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1000 static void __init quirk_eisa_bridge(struct pci_dev *dev)
1002 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1004 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1008 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1009 * is not activated. The myth is that Asus said that they do not want the
1010 * users to be irritated by just another PCI Device in the Win98 device
1011 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1012 * package 2.7.0 for details)
1014 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1015 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1016 * becomes necessary to do this tweak in two steps -- the chosen trigger
1017 * is either the Host bridge (preferred) or on-board VGA controller.
1019 * Note that we used to unhide the SMBus that way on Toshiba laptops
1020 * (Satellite A40 and Tecra M2) but then found that the thermal management
1021 * was done by SMM code, which could cause unsynchronized concurrent
1022 * accesses to the SMBus registers, with potentially bad effects. Thus you
1023 * should be very careful when adding new entries: if SMM is accessing the
1024 * Intel SMBus, this is a very good reason to leave it hidden.
1026 * Likewise, many recent laptops use ACPI for thermal management. If the
1027 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1028 * natively, and keeping the SMBus hidden is the right thing to do. If you
1029 * are about to add an entry in the table below, please first disassemble
1030 * the DSDT and double-check that there is no code accessing the SMBus.
1032 static int asus_hides_smbus;
1034 static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1036 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1037 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1038 switch(dev->subsystem_device) {
1039 case 0x8025: /* P4B-LX */
1040 case 0x8070: /* P4B */
1041 case 0x8088: /* P4B533 */
1042 case 0x1626: /* L3C notebook */
1043 asus_hides_smbus = 1;
1045 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1046 switch(dev->subsystem_device) {
1047 case 0x80b1: /* P4GE-V */
1048 case 0x80b2: /* P4PE */
1049 case 0x8093: /* P4B533-V */
1050 asus_hides_smbus = 1;
1052 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1053 switch(dev->subsystem_device) {
1054 case 0x8030: /* P4T533 */
1055 asus_hides_smbus = 1;
1057 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1058 switch (dev->subsystem_device) {
1059 case 0x8070: /* P4G8X Deluxe */
1060 asus_hides_smbus = 1;
1062 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1063 switch (dev->subsystem_device) {
1064 case 0x80c9: /* PU-DLS */
1065 asus_hides_smbus = 1;
1067 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1068 switch (dev->subsystem_device) {
1069 case 0x1751: /* M2N notebook */
1070 case 0x1821: /* M5N notebook */
1071 asus_hides_smbus = 1;
1073 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1074 switch (dev->subsystem_device) {
1075 case 0x184b: /* W1N notebook */
1076 case 0x186a: /* M6Ne notebook */
1077 asus_hides_smbus = 1;
1079 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1080 switch (dev->subsystem_device) {
1081 case 0x80f2: /* P4P800-X */
1082 asus_hides_smbus = 1;
1084 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1085 switch (dev->subsystem_device) {
1086 case 0x1882: /* M6V notebook */
1087 case 0x1977: /* A6VA notebook */
1088 asus_hides_smbus = 1;
1090 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1091 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1092 switch(dev->subsystem_device) {
1093 case 0x088C: /* HP Compaq nc8000 */
1094 case 0x0890: /* HP Compaq nc6000 */
1095 asus_hides_smbus = 1;
1097 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1098 switch (dev->subsystem_device) {
1099 case 0x12bc: /* HP D330L */
1100 case 0x12bd: /* HP D530 */
1101 asus_hides_smbus = 1;
1103 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1104 switch (dev->subsystem_device) {
1105 case 0x12bf: /* HP xw4100 */
1106 asus_hides_smbus = 1;
1108 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1109 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1110 switch(dev->subsystem_device) {
1111 case 0xC00C: /* Samsung P35 notebook */
1112 asus_hides_smbus = 1;
1114 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1115 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1116 switch(dev->subsystem_device) {
1117 case 0x0058: /* Compaq Evo N620c */
1118 asus_hides_smbus = 1;
1120 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1121 switch(dev->subsystem_device) {
1122 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1123 /* Motherboard doesn't have Host bridge
1124 * subvendor/subdevice IDs, therefore checking
1125 * its on-board VGA controller */
1126 asus_hides_smbus = 1;
1128 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_IG)
1129 switch(dev->subsystem_device) {
1130 case 0x00b8: /* Compaq Evo D510 CMT */
1131 case 0x00b9: /* Compaq Evo D510 SFF */
1132 asus_hides_smbus = 1;
1134 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1135 switch (dev->subsystem_device) {
1136 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1137 /* Motherboard doesn't have host bridge
1138 * subvendor/subdevice IDs, therefore checking
1139 * its on-board VGA controller */
1140 asus_hides_smbus = 1;
1144 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1145 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1146 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1147 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1148 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1149 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1150 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1151 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1152 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1153 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1155 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1156 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_IG, asus_hides_smbus_hostbridge);
1157 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1159 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1163 if (likely(!asus_hides_smbus))
1166 pci_read_config_word(dev, 0xF2, &val);
1168 pci_write_config_word(dev, 0xF2, val & (~0x8));
1169 pci_read_config_word(dev, 0xF2, &val);
1171 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1173 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1176 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1177 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1178 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1179 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1180 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1181 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1182 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1183 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1184 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1185 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1186 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1187 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1188 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1189 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1191 /* It appears we just have one such device. If not, we have a warning */
1192 static void __iomem *asus_rcba_base;
1193 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1197 if (likely(!asus_hides_smbus))
1199 WARN_ON(asus_rcba_base);
1201 pci_read_config_dword(dev, 0xF0, &rcba);
1202 /* use bits 31:14, 16 kB aligned */
1203 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1204 if (asus_rcba_base == NULL)
1208 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1212 if (likely(!asus_hides_smbus || !asus_rcba_base))
1214 /* read the Function Disable register, dword mode only */
1215 val = readl(asus_rcba_base + 0x3418);
1216 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1219 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1221 if (likely(!asus_hides_smbus || !asus_rcba_base))
1223 iounmap(asus_rcba_base);
1224 asus_rcba_base = NULL;
1225 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
1228 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1230 asus_hides_smbus_lpc_ich6_suspend(dev);
1231 asus_hides_smbus_lpc_ich6_resume_early(dev);
1232 asus_hides_smbus_lpc_ich6_resume(dev);
1234 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1235 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1236 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1237 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1240 * SiS 96x south bridge: BIOS typically hides SMBus device...
1242 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1245 pci_read_config_byte(dev, 0x77, &val);
1247 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
1248 pci_write_config_byte(dev, 0x77, val & ~0x10);
1251 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1252 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1253 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1254 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1255 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1256 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1257 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1258 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1261 * ... This is further complicated by the fact that some SiS96x south
1262 * bridges pretend to be 85C503/5513 instead. In that case see if we
1263 * spotted a compatible north bridge to make sure.
1264 * (pci_find_device doesn't work yet)
1266 * We can also enable the sis96x bit in the discovery register..
1268 #define SIS_DETECT_REGISTER 0x40
1270 static void quirk_sis_503(struct pci_dev *dev)
1275 pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®);
1276 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1277 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1278 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1279 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1284 * Ok, it now shows up as a 96x.. run the 96x quirk by
1285 * hand in case it has already been processed.
1286 * (depends on link order, which is apparently not guaranteed)
1288 dev->device = devid;
1289 quirk_sis_96x_smbus(dev);
1291 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1292 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1296 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1297 * and MC97 modem controller are disabled when a second PCI soundcard is
1298 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1301 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1304 int asus_hides_ac97 = 0;
1306 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1307 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1308 asus_hides_ac97 = 1;
1311 if (!asus_hides_ac97)
1314 pci_read_config_byte(dev, 0x50, &val);
1316 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1317 pci_read_config_byte(dev, 0x50, &val);
1319 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
1321 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
1324 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1325 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1327 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1330 * If we are using libata we can drive this chip properly but must
1331 * do this early on to make the additional device appear during
1334 static void quirk_jmicron_ata(struct pci_dev *pdev)
1336 u32 conf1, conf5, class;
1339 /* Only poke fn 0 */
1340 if (PCI_FUNC(pdev->devfn))
1343 pci_read_config_dword(pdev, 0x40, &conf1);
1344 pci_read_config_dword(pdev, 0x80, &conf5);
1346 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1347 conf5 &= ~(1 << 24); /* Clear bit 24 */
1349 switch (pdev->device) {
1350 case PCI_DEVICE_ID_JMICRON_JMB360:
1351 /* The controller should be in single function ahci mode */
1352 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1355 case PCI_DEVICE_ID_JMICRON_JMB365:
1356 case PCI_DEVICE_ID_JMICRON_JMB366:
1357 /* Redirect IDE second PATA port to the right spot */
1360 case PCI_DEVICE_ID_JMICRON_JMB361:
1361 case PCI_DEVICE_ID_JMICRON_JMB363:
1362 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1363 /* Set the class codes correctly and then direct IDE 0 */
1364 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1367 case PCI_DEVICE_ID_JMICRON_JMB368:
1368 /* The controller should be in single function IDE mode */
1369 conf1 |= 0x00C00000; /* Set 22, 23 */
1373 pci_write_config_dword(pdev, 0x40, conf1);
1374 pci_write_config_dword(pdev, 0x80, conf5);
1376 /* Update pdev accordingly */
1377 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1378 pdev->hdr_type = hdr & 0x7f;
1379 pdev->multifunction = !!(hdr & 0x80);
1381 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1382 pdev->class = class >> 8;
1384 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1385 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1386 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1387 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1388 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1389 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1390 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1391 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1392 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1393 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1394 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1395 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1399 #ifdef CONFIG_X86_IO_APIC
1400 static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1404 if ((pdev->class >> 8) != 0xff00)
1407 /* the first BAR is the location of the IO APIC...we must
1408 * not touch this (and it's already covered by the fixmap), so
1409 * forcibly insert it into the resource tree */
1410 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1411 insert_resource(&iomem_resource, &pdev->resource[0]);
1413 /* The next five BARs all seem to be rubbish, so just clean
1415 for (i=1; i < 6; i++) {
1416 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1420 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1423 static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1427 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1428 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1429 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1433 * It's possible for the MSI to get corrupted if shpc and acpi
1434 * are used together on certain PXH-based systems.
1436 static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1440 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
1442 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1443 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1444 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1445 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1446 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1449 * Some Intel PCI Express chipsets have trouble with downstream
1450 * device power management.
1452 static void quirk_intel_pcie_pm(struct pci_dev * dev)
1454 pci_pm_d3_delay = 120;
1458 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1459 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1460 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1461 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1462 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1463 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1464 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1465 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1466 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1467 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1468 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1469 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1470 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1471 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1472 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1473 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1474 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1475 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1476 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1477 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1478 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1480 #ifdef CONFIG_X86_IO_APIC
1482 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1483 * remap the original interrupt in the linux kernel to the boot interrupt, so
1484 * that a PCI device's interrupt handler is installed on the boot interrupt
1487 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1489 if (noioapicquirk || noioapicreroute)
1492 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1494 printk(KERN_INFO "PCI quirk: reroute interrupts for 0x%04x:0x%04x\n",
1495 dev->vendor, dev->device);
1498 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1499 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1500 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1501 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1502 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1503 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1504 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1505 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1506 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1507 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1508 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1509 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1510 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1511 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1512 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1513 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1516 * On some chipsets we can disable the generation of legacy INTx boot
1521 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1522 * 300641-004US, section 5.7.3.
1524 #define INTEL_6300_IOAPIC_ABAR 0x40
1525 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1527 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1529 u16 pci_config_word;
1534 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1535 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1536 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1538 printk(KERN_INFO "disabled boot interrupt on device 0x%04x:0x%04x\n",
1539 dev->vendor, dev->device);
1541 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1542 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1545 * disable boot interrupts on HT-1000
1547 #define BC_HT1000_FEATURE_REG 0x64
1548 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1549 #define BC_HT1000_MAP_IDX 0xC00
1550 #define BC_HT1000_MAP_DATA 0xC01
1552 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1554 u32 pci_config_dword;
1560 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1561 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1562 BC_HT1000_PIC_REGS_ENABLE);
1564 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1565 outb(irq, BC_HT1000_MAP_IDX);
1566 outb(0x00, BC_HT1000_MAP_DATA);
1569 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1571 printk(KERN_INFO "disabled boot interrupts on PCI device"
1572 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1574 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1575 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1578 * disable boot interrupts on AMD and ATI chipsets
1581 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1582 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1583 * (due to an erratum).
1585 #define AMD_813X_MISC 0x40
1586 #define AMD_813X_NOIOAMODE (1<<0)
1587 #define AMD_813X_REV_B2 0x13
1589 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1591 u32 pci_config_dword;
1595 if (dev->revision == AMD_813X_REV_B2)
1598 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1599 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1600 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1602 printk(KERN_INFO "disabled boot interrupts on PCI device "
1603 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1605 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1606 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1608 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1610 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1612 u16 pci_config_word;
1617 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1618 if (!pci_config_word) {
1619 printk(KERN_INFO "boot interrupts on PCI device 0x%04x:0x%04x "
1620 "already disabled\n",
1621 dev->vendor, dev->device);
1624 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1625 printk(KERN_INFO "disabled boot interrupts on PCI device "
1626 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1628 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1629 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1630 #endif /* CONFIG_X86_IO_APIC */
1633 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1634 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1635 * Re-allocate the region if needed...
1637 static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1639 struct resource *r = &dev->resource[0];
1641 if (r->start & 0x8) {
1646 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1647 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1648 quirk_tc86c001_ide);
1650 static void __devinit quirk_netmos(struct pci_dev *dev)
1652 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1653 unsigned int num_serial = dev->subsystem_device & 0xf;
1656 * These Netmos parts are multiport serial devices with optional
1657 * parallel ports. Even when parallel ports are present, they
1658 * are identified as class SERIAL, which means the serial driver
1659 * will claim them. To prevent this, mark them as class OTHER.
1660 * These combo devices should be claimed by parport_serial.
1662 * The subdevice ID is of the form 0x00PS, where <P> is the number
1663 * of parallel ports and <S> is the number of serial ports.
1665 switch (dev->device) {
1666 case PCI_DEVICE_ID_NETMOS_9735:
1667 case PCI_DEVICE_ID_NETMOS_9745:
1668 case PCI_DEVICE_ID_NETMOS_9835:
1669 case PCI_DEVICE_ID_NETMOS_9845:
1670 case PCI_DEVICE_ID_NETMOS_9855:
1671 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1673 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1674 "%u serial); changing class SERIAL to OTHER "
1675 "(use parport_serial)\n",
1676 dev->device, num_parallel, num_serial);
1677 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1678 (dev->class & 0xff);
1682 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1684 static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1691 switch (dev->device) {
1692 /* PCI IDs taken from drivers/net/e100.c */
1694 case 0x1030 ... 0x1034:
1695 case 0x1038 ... 0x103E:
1696 case 0x1050 ... 0x1057:
1698 case 0x1064 ... 0x106B:
1699 case 0x1091 ... 0x1095:
1712 * Some firmware hands off the e100 with interrupts enabled,
1713 * which can cause a flood of interrupts if packets are
1714 * received before the driver attaches to the device. So
1715 * disable all e100 interrupts here. The driver will
1716 * re-enable them when it's ready.
1718 pci_read_config_word(dev, PCI_COMMAND, &command);
1720 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
1724 * Check that the device is in the D0 power state. If it's not,
1725 * there is no point to look any further.
1727 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1729 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1730 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1734 /* Convert from PCI bus to resource space. */
1735 csr = ioremap(pci_resource_start(dev, 0), 8);
1737 dev_warn(&dev->dev, "Can't map e100 registers\n");
1741 cmd_hi = readb(csr + 3);
1743 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1750 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
1752 static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1754 /* rev 1 ncr53c810 chips don't set the class at all which means
1755 * they don't get their resources remapped. Fix that here.
1758 if (dev->class == PCI_CLASS_NOT_DEFINED) {
1759 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
1760 dev->class = PCI_CLASS_STORAGE_SCSI;
1763 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1765 /* Enable 1k I/O space granularity on the Intel P64H2 */
1766 static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1769 u8 io_base_lo, io_limit_lo;
1770 unsigned long base, limit;
1771 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1773 pci_read_config_word(dev, 0x40, &en1k);
1776 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
1778 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1779 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1780 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1781 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1783 if (base <= limit) {
1785 res->end = limit + 0x3ff;
1789 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1791 /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1792 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1793 * in drivers/pci/setup-bus.c
1795 static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1797 u16 en1k, iobl_adr, iobl_adr_1k;
1798 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1800 pci_read_config_word(dev, 0x40, &en1k);
1803 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1805 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1807 if (iobl_adr != iobl_adr_1k) {
1808 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
1809 iobl_adr,iobl_adr_1k);
1810 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1814 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1816 /* Under some circumstances, AER is not linked with extended capabilities.
1817 * Force it to be linked by setting the corresponding control bit in the
1820 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
1823 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1825 pci_write_config_byte(dev, 0xf41, b | 0x20);
1827 "Linking AER extended capability\n");
1831 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1832 quirk_nvidia_ck804_pcie_aer_ext_cap);
1833 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1834 quirk_nvidia_ck804_pcie_aer_ext_cap);
1836 static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
1839 * Disable PCI Bus Parking and PCI Master read caching on CX700
1840 * which causes unspecified timing errors with a VT6212L on the PCI
1841 * bus leading to USB2.0 packet loss. The defaults are that these
1842 * features are turned off but some BIOSes turn them on.
1846 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1848 /* Turn off PCI Bus Parking */
1849 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1852 "Disabling VIA CX700 PCI parking\n");
1856 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
1858 /* Turn off PCI Master read caching */
1859 pci_write_config_byte(dev, 0x72, 0x0);
1861 /* Set PCI Master Bus time-out to "1x16 PCLK" */
1862 pci_write_config_byte(dev, 0x75, 0x1);
1864 /* Disable "Read FIFO Timer" */
1865 pci_write_config_byte(dev, 0x77, 0x0);
1868 "Disabling VIA CX700 PCI caching\n");
1872 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
1875 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
1876 * VPD end tag will hang the device. This problem was initially
1877 * observed when a vpd entry was created in sysfs
1878 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
1879 * will dump 32k of data. Reading a full 32k will cause an access
1880 * beyond the VPD end tag causing the device to hang. Once the device
1881 * is hung, the bnx2 driver will not be able to reset the device.
1882 * We believe that it is legal to read beyond the end tag and
1883 * therefore the solution is to limit the read/write length.
1885 static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
1888 * Only disable the VPD capability for 5706, 5706S, 5708,
1889 * 5708S and 5709 rev. A
1891 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
1892 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
1893 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
1894 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
1895 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
1896 (dev->revision & 0xf0) == 0x0)) {
1898 dev->vpd->len = 0x80;
1902 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1903 PCI_DEVICE_ID_NX2_5706,
1904 quirk_brcm_570x_limit_vpd);
1905 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1906 PCI_DEVICE_ID_NX2_5706S,
1907 quirk_brcm_570x_limit_vpd);
1908 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1909 PCI_DEVICE_ID_NX2_5708,
1910 quirk_brcm_570x_limit_vpd);
1911 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1912 PCI_DEVICE_ID_NX2_5708S,
1913 quirk_brcm_570x_limit_vpd);
1914 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1915 PCI_DEVICE_ID_NX2_5709,
1916 quirk_brcm_570x_limit_vpd);
1917 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1918 PCI_DEVICE_ID_NX2_5709S,
1919 quirk_brcm_570x_limit_vpd);
1921 #ifdef CONFIG_PCI_MSI
1922 /* Some chipsets do not support MSI. We cannot easily rely on setting
1923 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
1924 * some other busses controlled by the chipset even if Linux is not
1925 * aware of it. Instead of setting the flag on all busses in the
1926 * machine, simply disable MSI globally.
1928 static void __init quirk_disable_all_msi(struct pci_dev *dev)
1931 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
1933 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
1934 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
1935 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
1936 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
1937 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
1939 /* Disable MSI on chipsets that are known to not support it */
1940 static void __devinit quirk_disable_msi(struct pci_dev *dev)
1942 if (dev->subordinate) {
1943 dev_warn(&dev->dev, "MSI quirk detected; "
1944 "subordinate MSI disabled\n");
1945 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1948 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
1950 /* Go through the list of Hypertransport capabilities and
1951 * return 1 if a HT MSI capability is found and enabled */
1952 static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
1956 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1957 while (pos && ttl--) {
1960 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1963 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
1964 flags & HT_MSI_FLAGS_ENABLE ?
1965 "enabled" : "disabled");
1966 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
1969 pos = pci_find_next_ht_capability(dev, pos,
1970 HT_CAPTYPE_MSI_MAPPING);
1975 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
1976 static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
1978 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
1979 dev_warn(&dev->dev, "MSI quirk detected; "
1980 "subordinate MSI disabled\n");
1981 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1984 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
1987 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
1988 * MSI are supported if the MSI capability set in any of these mappings.
1990 static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
1992 struct pci_dev *pdev;
1994 if (!dev->subordinate)
1997 /* check HT MSI cap on this chipset and the root one.
1998 * a single one having MSI is enough to be sure that MSI are supported.
2000 pdev = pci_get_slot(dev->bus, 0);
2003 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2004 dev_warn(&dev->dev, "MSI quirk detected; "
2005 "subordinate MSI disabled\n");
2006 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2010 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2011 quirk_nvidia_ck804_msi_ht_cap);
2013 /* Force enable MSI mapping capability on HT bridges */
2014 static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
2018 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2019 while (pos && ttl--) {
2022 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2024 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2026 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2027 flags | HT_MSI_FLAGS_ENABLE);
2029 pos = pci_find_next_ht_capability(dev, pos,
2030 HT_CAPTYPE_MSI_MAPPING);
2033 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2034 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2035 ht_enable_msi_mapping);
2037 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2038 ht_enable_msi_mapping);
2040 /* The P5N32-SLI Premium motherboard from Asus has a problem with msi
2041 * for the MCP55 NIC. It is not yet determined whether the msi problem
2042 * also affects other devices. As for now, turn off msi for this device.
2044 static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2046 if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
2048 "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
2052 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2053 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2054 nvenet_msi_disable);
2056 static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
2058 struct pci_dev *host_bridge;
2063 dev_no = dev->devfn >> 3;
2064 for (i = dev_no; i >= 0; i--) {
2065 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2069 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2074 pci_dev_put(host_bridge);
2080 /* root did that ! */
2081 if (msi_ht_cap_enabled(host_bridge))
2084 ht_enable_msi_mapping(dev);
2087 pci_dev_put(host_bridge);
2090 static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2094 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2095 while (pos && ttl--) {
2098 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2100 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2102 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2103 flags & ~HT_MSI_FLAGS_ENABLE);
2105 pos = pci_find_next_ht_capability(dev, pos,
2106 HT_CAPTYPE_MSI_MAPPING);
2110 static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2115 /* check if there is HT MSI cap or enabled on this device */
2116 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2117 while (pos && ttl--) {
2122 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2124 if (flags & HT_MSI_FLAGS_ENABLE) {
2131 pos = pci_find_next_ht_capability(dev, pos,
2132 HT_CAPTYPE_MSI_MAPPING);
2138 static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
2140 struct pci_dev *host_bridge;
2144 /* check if there is HT MSI cap or enabled on this device */
2145 found = ht_check_msi_mapping(dev);
2152 * HT MSI mapping should be disabled on devices that are below
2153 * a non-Hypertransport host bridge. Locate the host bridge...
2155 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2156 if (host_bridge == NULL) {
2158 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2162 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2164 /* Host bridge is to HT */
2166 /* it is not enabled, try to enable it */
2167 nv_ht_enable_msi_mapping(dev);
2172 /* HT MSI is not enabled */
2176 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2177 ht_disable_msi_mapping(dev);
2179 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
2180 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk);
2182 static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2184 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2186 static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2190 /* SB700 MSI issue will be fixed at HW level from revision A21,
2191 * we need check PCI REVISION ID of SMBus controller to get SB700
2194 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2199 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2200 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2203 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2204 PCI_DEVICE_ID_TIGON3_5780,
2205 quirk_msi_intx_disable_bug);
2206 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2207 PCI_DEVICE_ID_TIGON3_5780S,
2208 quirk_msi_intx_disable_bug);
2209 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2210 PCI_DEVICE_ID_TIGON3_5714,
2211 quirk_msi_intx_disable_bug);
2212 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2213 PCI_DEVICE_ID_TIGON3_5714S,
2214 quirk_msi_intx_disable_bug);
2215 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2216 PCI_DEVICE_ID_TIGON3_5715,
2217 quirk_msi_intx_disable_bug);
2218 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2219 PCI_DEVICE_ID_TIGON3_5715S,
2220 quirk_msi_intx_disable_bug);
2222 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2223 quirk_msi_intx_disable_ati_bug);
2224 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2225 quirk_msi_intx_disable_ati_bug);
2226 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2227 quirk_msi_intx_disable_ati_bug);
2228 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2229 quirk_msi_intx_disable_ati_bug);
2230 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2231 quirk_msi_intx_disable_ati_bug);
2233 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2234 quirk_msi_intx_disable_bug);
2235 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2236 quirk_msi_intx_disable_bug);
2237 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2238 quirk_msi_intx_disable_bug);
2240 #endif /* CONFIG_PCI_MSI */
2242 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2243 struct pci_fixup *end)
2246 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
2247 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
2248 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
2255 extern struct pci_fixup __start_pci_fixups_early[];
2256 extern struct pci_fixup __end_pci_fixups_early[];
2257 extern struct pci_fixup __start_pci_fixups_header[];
2258 extern struct pci_fixup __end_pci_fixups_header[];
2259 extern struct pci_fixup __start_pci_fixups_final[];
2260 extern struct pci_fixup __end_pci_fixups_final[];
2261 extern struct pci_fixup __start_pci_fixups_enable[];
2262 extern struct pci_fixup __end_pci_fixups_enable[];
2263 extern struct pci_fixup __start_pci_fixups_resume[];
2264 extern struct pci_fixup __end_pci_fixups_resume[];
2265 extern struct pci_fixup __start_pci_fixups_resume_early[];
2266 extern struct pci_fixup __end_pci_fixups_resume_early[];
2267 extern struct pci_fixup __start_pci_fixups_suspend[];
2268 extern struct pci_fixup __end_pci_fixups_suspend[];
2271 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2273 struct pci_fixup *start, *end;
2276 case pci_fixup_early:
2277 start = __start_pci_fixups_early;
2278 end = __end_pci_fixups_early;
2281 case pci_fixup_header:
2282 start = __start_pci_fixups_header;
2283 end = __end_pci_fixups_header;
2286 case pci_fixup_final:
2287 start = __start_pci_fixups_final;
2288 end = __end_pci_fixups_final;
2291 case pci_fixup_enable:
2292 start = __start_pci_fixups_enable;
2293 end = __end_pci_fixups_enable;
2296 case pci_fixup_resume:
2297 start = __start_pci_fixups_resume;
2298 end = __end_pci_fixups_resume;
2301 case pci_fixup_resume_early:
2302 start = __start_pci_fixups_resume_early;
2303 end = __end_pci_fixups_resume_early;
2306 case pci_fixup_suspend:
2307 start = __start_pci_fixups_suspend;
2308 end = __end_pci_fixups_suspend;
2312 /* stupid compiler warning, you would think with an enum... */
2315 pci_do_fixups(dev, start, end);
2318 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
2320 EXPORT_SYMBOL(pci_fixup_device);