2 * MPC8360E EMDS Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
14 /memreserve/ 00000000 1000000;
21 compatible = "MPC8360EMDS", "MPC836xMDS", "MPC83xxMDS";
40 d-cache-line-size = <32>; // 32 bytes
41 i-cache-line-size = <32>; // 32 bytes
42 d-cache-size = <32768>; // L1, 32K
43 i-cache-size = <32768>; // L1, 32K
44 timebase-frequency = <66000000>;
45 bus-frequency = <264000000>;
46 clock-frequency = <528000000>;
51 device_type = "memory";
52 reg = <0x00000000 0x10000000>;
58 compatible = "fsl,mpc8360-localbus", "fsl,pq2pro-localbus",
60 reg = <0xe0005000 0xd8>;
61 ranges = <0 0 0xfe000000 0x02000000
62 1 0 0xf8000000 0x00008000>;
65 compatible = "cfi-flash";
66 reg = <0 0 0x2000000>;
74 compatible = "fsl,mpc8360mds-bcsr";
76 ranges = <0 1 0 0x8000>;
78 bcsr13: gpio-controller@d {
80 compatible = "fsl,mpc8360mds-bcsr-gpio";
91 compatible = "simple-bus";
92 ranges = <0x0 0xe0000000 0x00100000>;
93 reg = <0xe0000000 0x00000200>;
94 bus-frequency = <264000000>;
97 device_type = "watchdog";
98 compatible = "mpc83xx_wdt";
103 #address-cells = <1>;
106 compatible = "fsl-i2c";
107 reg = <0x3000 0x100>;
108 interrupts = <14 0x8>;
109 interrupt-parent = <&ipic>;
113 compatible = "dallas,ds1374";
119 #address-cells = <1>;
122 compatible = "fsl-i2c";
123 reg = <0x3100 0x100>;
124 interrupts = <15 0x8>;
125 interrupt-parent = <&ipic>;
129 serial0: serial@4500 {
131 device_type = "serial";
132 compatible = "ns16550";
133 reg = <0x4500 0x100>;
134 clock-frequency = <264000000>;
135 interrupts = <9 0x8>;
136 interrupt-parent = <&ipic>;
139 serial1: serial@4600 {
141 device_type = "serial";
142 compatible = "ns16550";
143 reg = <0x4600 0x100>;
144 clock-frequency = <264000000>;
145 interrupts = <10 0x8>;
146 interrupt-parent = <&ipic>;
150 #address-cells = <1>;
152 compatible = "fsl,mpc8360-dma", "fsl,elo-dma";
154 ranges = <0 0x8100 0x1a8>;
155 interrupt-parent = <&ipic>;
159 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
162 interrupt-parent = <&ipic>;
166 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
169 interrupt-parent = <&ipic>;
173 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
176 interrupt-parent = <&ipic>;
180 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
183 interrupt-parent = <&ipic>;
189 compatible = "fsl,sec2.0";
190 reg = <0x30000 0x10000>;
191 interrupts = <11 0x8>;
192 interrupt-parent = <&ipic>;
193 fsl,num-channels = <4>;
194 fsl,channel-fifo-len = <24>;
195 fsl,exec-units-mask = <0x7e>;
196 fsl,descriptor-types-mask = <0x01010ebf>;
200 interrupt-controller;
201 #address-cells = <0>;
202 #interrupt-cells = <2>;
204 device_type = "ipic";
208 #address-cells = <1>;
210 reg = <0x1400 0x100>;
211 ranges = <0 0x1400 0x100>;
212 device_type = "par_io";
215 qe_pio_b: gpio-controller@18 {
217 compatible = "fsl,mpc8360-qe-pario-bank",
218 "fsl,mpc8323-qe-pario-bank";
225 /* port pin dir open_drain assignment has_irq */
226 0 3 1 0 1 0 /* TxD0 */
227 0 4 1 0 1 0 /* TxD1 */
228 0 5 1 0 1 0 /* TxD2 */
229 0 6 1 0 1 0 /* TxD3 */
230 1 6 1 0 3 0 /* TxD4 */
231 1 7 1 0 1 0 /* TxD5 */
232 1 9 1 0 2 0 /* TxD6 */
233 1 10 1 0 2 0 /* TxD7 */
234 0 9 2 0 1 0 /* RxD0 */
235 0 10 2 0 1 0 /* RxD1 */
236 0 11 2 0 1 0 /* RxD2 */
237 0 12 2 0 1 0 /* RxD3 */
238 0 13 2 0 1 0 /* RxD4 */
239 1 1 2 0 2 0 /* RxD5 */
240 1 0 2 0 2 0 /* RxD6 */
241 1 4 2 0 2 0 /* RxD7 */
242 0 7 1 0 1 0 /* TX_EN */
243 0 8 1 0 1 0 /* TX_ER */
244 0 15 2 0 1 0 /* RX_DV */
245 0 16 2 0 1 0 /* RX_ER */
246 0 0 2 0 1 0 /* RX_CLK */
247 2 9 1 0 3 0 /* GTX_CLK - CLK10 */
248 2 8 2 0 1 0>; /* GTX125 - CLK9 */
252 /* port pin dir open_drain assignment has_irq */
253 0 17 1 0 1 0 /* TxD0 */
254 0 18 1 0 1 0 /* TxD1 */
255 0 19 1 0 1 0 /* TxD2 */
256 0 20 1 0 1 0 /* TxD3 */
257 1 2 1 0 1 0 /* TxD4 */
258 1 3 1 0 2 0 /* TxD5 */
259 1 5 1 0 3 0 /* TxD6 */
260 1 8 1 0 3 0 /* TxD7 */
261 0 23 2 0 1 0 /* RxD0 */
262 0 24 2 0 1 0 /* RxD1 */
263 0 25 2 0 1 0 /* RxD2 */
264 0 26 2 0 1 0 /* RxD3 */
265 0 27 2 0 1 0 /* RxD4 */
266 1 12 2 0 2 0 /* RxD5 */
267 1 13 2 0 3 0 /* RxD6 */
268 1 11 2 0 2 0 /* RxD7 */
269 0 21 1 0 1 0 /* TX_EN */
270 0 22 1 0 1 0 /* TX_ER */
271 0 29 2 0 1 0 /* RX_DV */
272 0 30 2 0 1 0 /* RX_ER */
273 0 31 2 0 1 0 /* RX_CLK */
274 2 2 1 0 2 0 /* GTX_CLK - CLK10 */
275 2 3 2 0 1 0 /* GTX125 - CLK4 */
276 0 1 3 0 2 0 /* MDIO */
277 0 2 1 0 1 0>; /* MDC */
284 #address-cells = <1>;
287 compatible = "fsl,qe";
288 ranges = <0x0 0xe0100000 0x00100000>;
289 reg = <0xe0100000 0x480>;
291 bus-frequency = <396000000>;
294 #address-cells = <1>;
296 compatible = "fsl,qe-muram", "fsl,cpm-muram";
297 ranges = <0x0 0x00010000 0x0000c000>;
300 compatible = "fsl,qe-muram-data",
301 "fsl,cpm-muram-data";
307 compatible = "fsl,mpc8360-qe-gtm",
308 "fsl,qe-gtm", "fsl,gtm";
310 clock-frequency = <132000000>;
311 interrupts = <12 13 14 15>;
312 interrupt-parent = <&qeic>;
317 compatible = "fsl,spi";
320 interrupt-parent = <&qeic>;
326 compatible = "fsl,spi";
329 interrupt-parent = <&qeic>;
334 compatible = "fsl,mpc8360-qe-usb",
335 "fsl,mpc8323-qe-usb";
336 reg = <0x6c0 0x40 0x8b00 0x100>;
338 interrupt-parent = <&qeic>;
339 fsl,fullspeed-clock = "clk21";
340 fsl,lowspeed-clock = "brg9";
341 gpios = <&qe_pio_b 2 0 /* USBOE */
342 &qe_pio_b 3 0 /* USBTP */
343 &qe_pio_b 8 0 /* USBTN */
344 &qe_pio_b 9 0 /* USBRP */
345 &qe_pio_b 11 0 /* USBRN */
346 &bcsr13 5 0 /* SPEED */
347 &bcsr13 4 1>; /* POWER */
351 device_type = "network";
352 compatible = "ucc_geth";
354 reg = <0x2000 0x200>;
356 interrupt-parent = <&qeic>;
357 local-mac-address = [ 00 00 00 00 00 00 ];
358 rx-clock-name = "none";
359 tx-clock-name = "clk9";
360 phy-handle = <&phy0>;
361 phy-connection-type = "rgmii-id";
362 pio-handle = <&pio1>;
366 device_type = "network";
367 compatible = "ucc_geth";
369 reg = <0x3000 0x200>;
371 interrupt-parent = <&qeic>;
372 local-mac-address = [ 00 00 00 00 00 00 ];
373 rx-clock-name = "none";
374 tx-clock-name = "clk4";
375 phy-handle = <&phy1>;
376 phy-connection-type = "rgmii-id";
377 pio-handle = <&pio2>;
381 #address-cells = <1>;
384 compatible = "fsl,ucc-mdio";
386 phy0: ethernet-phy@00 {
387 interrupt-parent = <&ipic>;
388 interrupts = <17 0x8>;
390 device_type = "ethernet-phy";
392 phy1: ethernet-phy@01 {
393 interrupt-parent = <&ipic>;
394 interrupts = <18 0x8>;
396 device_type = "ethernet-phy";
400 qeic: interrupt-controller@80 {
401 interrupt-controller;
402 compatible = "fsl,qe-ic";
403 #address-cells = <0>;
404 #interrupt-cells = <1>;
407 interrupts = <32 0x8 33 0x8>; // high:32 low:33
408 interrupt-parent = <&ipic>;
414 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
417 /* IDSEL 0x11 AD17 */
418 0x8800 0x0 0x0 0x1 &ipic 20 0x8
419 0x8800 0x0 0x0 0x2 &ipic 21 0x8
420 0x8800 0x0 0x0 0x3 &ipic 22 0x8
421 0x8800 0x0 0x0 0x4 &ipic 23 0x8
423 /* IDSEL 0x12 AD18 */
424 0x9000 0x0 0x0 0x1 &ipic 22 0x8
425 0x9000 0x0 0x0 0x2 &ipic 23 0x8
426 0x9000 0x0 0x0 0x3 &ipic 20 0x8
427 0x9000 0x0 0x0 0x4 &ipic 21 0x8
429 /* IDSEL 0x13 AD19 */
430 0x9800 0x0 0x0 0x1 &ipic 23 0x8
431 0x9800 0x0 0x0 0x2 &ipic 20 0x8
432 0x9800 0x0 0x0 0x3 &ipic 21 0x8
433 0x9800 0x0 0x0 0x4 &ipic 22 0x8
436 0xa800 0x0 0x0 0x1 &ipic 20 0x8
437 0xa800 0x0 0x0 0x2 &ipic 21 0x8
438 0xa800 0x0 0x0 0x3 &ipic 22 0x8
439 0xa800 0x0 0x0 0x4 &ipic 23 0x8
442 0xb000 0x0 0x0 0x1 &ipic 23 0x8
443 0xb000 0x0 0x0 0x2 &ipic 20 0x8
444 0xb000 0x0 0x0 0x3 &ipic 21 0x8
445 0xb000 0x0 0x0 0x4 &ipic 22 0x8
448 0xb800 0x0 0x0 0x1 &ipic 22 0x8
449 0xb800 0x0 0x0 0x2 &ipic 23 0x8
450 0xb800 0x0 0x0 0x3 &ipic 20 0x8
451 0xb800 0x0 0x0 0x4 &ipic 21 0x8
454 0xc000 0x0 0x0 0x1 &ipic 21 0x8
455 0xc000 0x0 0x0 0x2 &ipic 22 0x8
456 0xc000 0x0 0x0 0x3 &ipic 23 0x8
457 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
458 interrupt-parent = <&ipic>;
459 interrupts = <66 0x8>;
461 ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
462 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
463 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
464 clock-frequency = <66666666>;
465 #interrupt-cells = <1>;
467 #address-cells = <3>;
468 reg = <0xe0008500 0x100 /* internal registers */
469 0xe0008300 0x8>; /* config space access registers */
470 compatible = "fsl,mpc8349-pci";