2 * Low-Level PCI Support for PC -- Routing of Interrupts
4 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
7 #include <linux/types.h>
8 #include <linux/kernel.h>
10 #include <linux/init.h>
11 #include <linux/slab.h>
12 #include <linux/interrupt.h>
13 #include <linux/dmi.h>
16 #include <asm/io_apic.h>
17 #include <linux/irq.h>
18 #include <linux/acpi.h>
22 #define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
23 #define PIRQ_VERSION 0x0100
25 static int broken_hp_bios_irq9;
26 static int acer_tm360_irqrouting;
28 static struct irq_routing_table *pirq_table;
30 static int pirq_enable_irq(struct pci_dev *dev);
33 * Never use: 0, 1, 2 (timer, keyboard, and cascade)
34 * Avoid using: 13, 14 and 15 (FP error and IDE).
35 * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
37 unsigned int pcibios_irq_mask = 0xfff8;
39 static int pirq_penalty[16] = {
40 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
41 0, 0, 0, 0, 1000, 100000, 100000, 100000
47 int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
48 int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
51 struct irq_router_handler {
53 int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
56 int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
57 void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL;
60 * Check passed address for the PCI IRQ Routing Table signature
61 * and perform checksum verification.
64 static inline struct irq_routing_table * pirq_check_routing_table(u8 *addr)
66 struct irq_routing_table *rt;
70 rt = (struct irq_routing_table *) addr;
71 if (rt->signature != PIRQ_SIGNATURE ||
72 rt->version != PIRQ_VERSION ||
74 rt->size < sizeof(struct irq_routing_table))
77 for (i=0; i < rt->size; i++)
80 DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n", rt);
89 * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
92 static struct irq_routing_table * __init pirq_find_routing_table(void)
95 struct irq_routing_table *rt;
97 if (pirq_table_addr) {
98 rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
101 printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
103 for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
104 rt = pirq_check_routing_table(addr);
112 * If we have a IRQ routing table, use it to search for peer host
113 * bridges. It's a gross hack, but since there are no other known
114 * ways how to get a list of buses, we have to go this way.
117 static void __init pirq_peer_trick(void)
119 struct irq_routing_table *rt = pirq_table;
124 memset(busmap, 0, sizeof(busmap));
125 for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
130 DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
132 DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
138 for(i = 1; i < 256; i++) {
139 if (!busmap[i] || pci_find_bus(0, i))
141 if (pci_scan_bus(i, &pci_root_ops, NULL))
142 printk(KERN_INFO "PCI: Discovered primary peer bus %02x [IRQ]\n", i);
144 pcibios_last_bus = -1;
148 * Code for querying and setting of IRQ routes on various interrupt routers.
151 void eisa_set_level_irq(unsigned int irq)
153 unsigned char mask = 1 << (irq & 7);
154 unsigned int port = 0x4d0 + (irq >> 3);
156 static u16 eisa_irq_mask;
158 if (irq >= 16 || (1 << irq) & eisa_irq_mask)
161 eisa_irq_mask |= (1 << irq);
162 printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
165 DBG(KERN_DEBUG " -> edge");
166 outb(val | mask, port);
171 * Common IRQ routing practice: nybbles in config space,
172 * offset by some magic constant.
174 static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
177 unsigned reg = offset + (nr >> 1);
179 pci_read_config_byte(router, reg, &x);
180 return (nr & 1) ? (x >> 4) : (x & 0xf);
183 static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
186 unsigned reg = offset + (nr >> 1);
188 pci_read_config_byte(router, reg, &x);
189 x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
190 pci_write_config_byte(router, reg, x);
194 * ALI pirq entries are damn ugly, and completely undocumented.
195 * This has been figured out from pirq tables, and it's not a pretty
198 static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
200 static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
202 return irqmap[read_config_nybble(router, 0x48, pirq-1)];
205 static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
207 static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
208 unsigned int val = irqmap[irq];
211 write_config_nybble(router, 0x48, pirq-1, val);
218 * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
219 * just a pointer to the config space.
221 static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
225 pci_read_config_byte(router, pirq, &x);
226 return (x < 16) ? x : 0;
229 static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
231 pci_write_config_byte(router, pirq, irq);
236 * The VIA pirq rules are nibble-based, like ALI,
237 * but without the ugly irq number munging.
238 * However, PIRQD is in the upper instead of lower 4 bits.
240 static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
242 return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
245 static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
247 write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
252 * The VIA pirq rules are nibble-based, like ALI,
253 * but without the ugly irq number munging.
254 * However, for 82C586, nibble map is different .
256 static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
258 static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
259 return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
262 static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
264 static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
265 write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
270 * ITE 8330G pirq rules are nibble-based
271 * FIXME: pirqmap may be { 1, 0, 3, 2 },
272 * 2+3 are both mapped to irq 9 on my system
274 static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
276 static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
277 return read_config_nybble(router,0x43, pirqmap[pirq-1]);
280 static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
282 static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
283 write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
288 * OPTI: high four bits are nibble pointer..
289 * I wonder what the low bits do?
291 static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
293 return read_config_nybble(router, 0xb8, pirq >> 4);
296 static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
298 write_config_nybble(router, 0xb8, pirq >> 4, irq);
303 * Cyrix: nibble offset 0x5C
304 * 0x5C bits 7:4 is INTB bits 3:0 is INTA
305 * 0x5D bits 7:4 is INTD bits 3:0 is INTC
307 static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
309 return read_config_nybble(router, 0x5C, (pirq-1)^1);
312 static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
314 write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
319 * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
320 * We have to deal with the following issues here:
321 * - vendors have different ideas about the meaning of link values
322 * - some onboard devices (integrated in the chipset) have special
323 * links and are thus routed differently (i.e. not via PCI INTA-INTD)
324 * - different revision of the router have a different layout for
325 * the routing registers, particularly for the onchip devices
327 * For all routing registers the common thing is we have one byte
328 * per routeable link which is defined as:
329 * bit 7 IRQ mapping enabled (0) or disabled (1)
330 * bits [6:4] reserved (sometimes used for onchip devices)
331 * bits [3:0] IRQ to map to
332 * allowed: 3-7, 9-12, 14-15
333 * reserved: 0, 1, 2, 8, 13
335 * The config-space registers located at 0x41/0x42/0x43/0x44 are
336 * always used to route the normal PCI INT A/B/C/D respectively.
337 * Apparently there are systems implementing PCI routing table using
338 * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
339 * We try our best to handle both link mappings.
341 * Currently (2003-05-21) it appears most SiS chipsets follow the
342 * definition of routing registers from the SiS-5595 southbridge.
343 * According to the SiS 5595 datasheets the revision id's of the
344 * router (ISA-bridge) should be 0x01 or 0xb0.
346 * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
347 * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
348 * They seem to work with the current routing code. However there is
349 * some concern because of the two USB-OHCI HCs (original SiS 5595
350 * had only one). YMMV.
352 * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
355 * bits [6:5] must be written 01
356 * bit 4 channel-select primary (0), secondary (1)
359 * bit 6 OHCI function disabled (0), enabled (1)
361 * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
363 * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
365 * We support USBIRQ (in addition to INTA-INTD) and keep the
366 * IDE, ACPI and DAQ routing untouched as set by the BIOS.
368 * Currently the only reported exception is the new SiS 65x chipset
369 * which includes the SiS 69x southbridge. Here we have the 85C503
370 * router revision 0x04 and there are changes in the register layout
371 * mostly related to the different USB HCs with USB 2.0 support.
373 * Onchip routing for router rev-id 0x04 (try-and-error observation)
375 * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
376 * bit 6-4 are probably unused, not like 5595
379 #define PIRQ_SIS_IRQ_MASK 0x0f
380 #define PIRQ_SIS_IRQ_DISABLE 0x80
381 #define PIRQ_SIS_USB_ENABLE 0x40
383 static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
389 if (reg >= 0x01 && reg <= 0x04)
391 pci_read_config_byte(router, reg, &x);
392 return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
395 static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
401 if (reg >= 0x01 && reg <= 0x04)
403 pci_read_config_byte(router, reg, &x);
404 x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
405 x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
406 pci_write_config_byte(router, reg, x);
412 * VLSI: nibble offset 0x74 - educated guess due to routing table and
413 * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
414 * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
415 * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
416 * for the busbridge to the docking station.
419 static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
422 printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
425 return read_config_nybble(router, 0x74, pirq-1);
428 static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
431 printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
434 write_config_nybble(router, 0x74, pirq-1, irq);
439 * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
440 * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
441 * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
442 * register is a straight binary coding of desired PIC IRQ (low nibble).
444 * The 'link' value in the PIRQ table is already in the correct format
445 * for the Index register. There are some special index values:
446 * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
447 * and 0x03 for SMBus.
449 static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
452 return inb(0xc01) & 0xf;
455 static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
462 /* Support for AMD756 PCI IRQ Routing
463 * Jhon H. Caicedo <jhcaiced@osso.org.co>
464 * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
465 * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
466 * The AMD756 pirq rules are nibble-based
467 * offset 0x56 0-3 PIRQA 4-7 PIRQB
468 * offset 0x57 0-3 PIRQC 4-7 PIRQD
470 static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
476 irq = read_config_nybble(router, 0x56, pirq - 1);
478 printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
479 dev->vendor, dev->device, pirq, irq);
483 static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
485 printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
486 dev->vendor, dev->device, pirq, irq);
489 write_config_nybble(router, 0x56, pirq - 1, irq);
494 #ifdef CONFIG_PCI_BIOS
496 static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
498 struct pci_dev *bridge;
499 int pin = pci_get_interrupt_pin(dev, &bridge);
500 return pcibios_set_irq_routing(bridge, pin, irq);
505 static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
507 static struct pci_device_id __initdata pirq_440gx[] = {
508 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
509 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
513 /* 440GX has a proprietary PIRQ router -- don't use it */
514 if (pci_dev_present(pirq_440gx))
519 case PCI_DEVICE_ID_INTEL_82371FB_0:
520 case PCI_DEVICE_ID_INTEL_82371SB_0:
521 case PCI_DEVICE_ID_INTEL_82371AB_0:
522 case PCI_DEVICE_ID_INTEL_82371MX:
523 case PCI_DEVICE_ID_INTEL_82443MX_0:
524 case PCI_DEVICE_ID_INTEL_82801AA_0:
525 case PCI_DEVICE_ID_INTEL_82801AB_0:
526 case PCI_DEVICE_ID_INTEL_82801BA_0:
527 case PCI_DEVICE_ID_INTEL_82801BA_10:
528 case PCI_DEVICE_ID_INTEL_82801CA_0:
529 case PCI_DEVICE_ID_INTEL_82801CA_12:
530 case PCI_DEVICE_ID_INTEL_82801DB_0:
531 case PCI_DEVICE_ID_INTEL_82801E_0:
532 case PCI_DEVICE_ID_INTEL_82801EB_0:
533 case PCI_DEVICE_ID_INTEL_ESB_1:
534 case PCI_DEVICE_ID_INTEL_ICH6_0:
535 case PCI_DEVICE_ID_INTEL_ICH6_1:
536 case PCI_DEVICE_ID_INTEL_ICH7_0:
537 case PCI_DEVICE_ID_INTEL_ICH7_1:
538 case PCI_DEVICE_ID_INTEL_ICH7_30:
539 case PCI_DEVICE_ID_INTEL_ICH7_31:
540 case PCI_DEVICE_ID_INTEL_ESB2_0:
541 case PCI_DEVICE_ID_INTEL_ICH8_0:
542 case PCI_DEVICE_ID_INTEL_ICH8_1:
543 case PCI_DEVICE_ID_INTEL_ICH8_2:
544 case PCI_DEVICE_ID_INTEL_ICH8_3:
545 case PCI_DEVICE_ID_INTEL_ICH8_4:
546 case PCI_DEVICE_ID_INTEL_ICH9_0:
547 case PCI_DEVICE_ID_INTEL_ICH9_1:
548 case PCI_DEVICE_ID_INTEL_ICH9_2:
549 case PCI_DEVICE_ID_INTEL_ICH9_3:
550 case PCI_DEVICE_ID_INTEL_ICH9_4:
551 case PCI_DEVICE_ID_INTEL_ICH9_5:
552 r->name = "PIIX/ICH";
553 r->get = pirq_piix_get;
554 r->set = pirq_piix_set;
560 static __init int via_router_probe(struct irq_router *r,
561 struct pci_dev *router, u16 device)
563 /* FIXME: We should move some of the quirk fixup stuff here */
566 * work arounds for some buggy BIOSes
568 if (device == PCI_DEVICE_ID_VIA_82C586_0) {
569 switch(router->device) {
570 case PCI_DEVICE_ID_VIA_82C686:
572 * Asus k7m bios wrongly reports 82C686A
575 device = PCI_DEVICE_ID_VIA_82C686;
577 case PCI_DEVICE_ID_VIA_8235:
579 * Asus a7v-x bios wrongly reports 8235
582 device = PCI_DEVICE_ID_VIA_8235;
588 case PCI_DEVICE_ID_VIA_82C586_0:
590 r->get = pirq_via586_get;
591 r->set = pirq_via586_set;
593 case PCI_DEVICE_ID_VIA_82C596:
594 case PCI_DEVICE_ID_VIA_82C686:
595 case PCI_DEVICE_ID_VIA_8231:
596 case PCI_DEVICE_ID_VIA_8233A:
597 case PCI_DEVICE_ID_VIA_8235:
598 case PCI_DEVICE_ID_VIA_8237:
599 /* FIXME: add new ones for 8233/5 */
601 r->get = pirq_via_get;
602 r->set = pirq_via_set;
608 static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
612 case PCI_DEVICE_ID_VLSI_82C534:
613 r->name = "VLSI 82C534";
614 r->get = pirq_vlsi_get;
615 r->set = pirq_vlsi_set;
622 static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
626 case PCI_DEVICE_ID_SERVERWORKS_OSB4:
627 case PCI_DEVICE_ID_SERVERWORKS_CSB5:
628 r->name = "ServerWorks";
629 r->get = pirq_serverworks_get;
630 r->set = pirq_serverworks_set;
636 static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
638 if (device != PCI_DEVICE_ID_SI_503)
642 r->get = pirq_sis_get;
643 r->set = pirq_sis_set;
647 static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
651 case PCI_DEVICE_ID_CYRIX_5520:
653 r->get = pirq_cyrix_get;
654 r->set = pirq_cyrix_set;
660 static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
664 case PCI_DEVICE_ID_OPTI_82C700:
666 r->get = pirq_opti_get;
667 r->set = pirq_opti_set;
673 static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
677 case PCI_DEVICE_ID_ITE_IT8330G_0:
679 r->get = pirq_ite_get;
680 r->set = pirq_ite_set;
686 static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
690 case PCI_DEVICE_ID_AL_M1533:
691 case PCI_DEVICE_ID_AL_M1563:
692 printk(KERN_DEBUG "PCI: Using ALI IRQ Router\n");
694 r->get = pirq_ali_get;
695 r->set = pirq_ali_set;
701 static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
705 case PCI_DEVICE_ID_AMD_VIPER_740B:
708 case PCI_DEVICE_ID_AMD_VIPER_7413:
711 case PCI_DEVICE_ID_AMD_VIPER_7443:
717 r->get = pirq_amd756_get;
718 r->set = pirq_amd756_set;
722 static __initdata struct irq_router_handler pirq_routers[] = {
723 { PCI_VENDOR_ID_INTEL, intel_router_probe },
724 { PCI_VENDOR_ID_AL, ali_router_probe },
725 { PCI_VENDOR_ID_ITE, ite_router_probe },
726 { PCI_VENDOR_ID_VIA, via_router_probe },
727 { PCI_VENDOR_ID_OPTI, opti_router_probe },
728 { PCI_VENDOR_ID_SI, sis_router_probe },
729 { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
730 { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
731 { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
732 { PCI_VENDOR_ID_AMD, amd_router_probe },
733 /* Someone with docs needs to add the ATI Radeon IGP */
736 static struct irq_router pirq_router;
737 static struct pci_dev *pirq_router_dev;
741 * FIXME: should we have an option to say "generic for
745 static void __init pirq_find_router(struct irq_router *r)
747 struct irq_routing_table *rt = pirq_table;
748 struct irq_router_handler *h;
750 #ifdef CONFIG_PCI_BIOS
751 if (!rt->signature) {
752 printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
753 r->set = pirq_bios_set;
759 /* Default unless a driver reloads it */
764 DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for %04x:%04x\n",
765 rt->rtr_vendor, rt->rtr_device);
767 pirq_router_dev = pci_get_bus_and_slot(rt->rtr_bus, rt->rtr_devfn);
768 if (!pirq_router_dev) {
769 DBG(KERN_DEBUG "PCI: Interrupt router not found at "
770 "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
774 for( h = pirq_routers; h->vendor; h++) {
775 /* First look for a router match */
776 if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
778 /* Fall back to a device match */
779 if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
782 printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
784 pirq_router_dev->vendor,
785 pirq_router_dev->device,
786 pci_name(pirq_router_dev));
788 /* The device remains referenced for the kernel lifetime */
791 static struct irq_info *pirq_get_info(struct pci_dev *dev)
793 struct irq_routing_table *rt = pirq_table;
794 int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
795 struct irq_info *info;
797 for (info = rt->slots; entries--; info++)
798 if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
803 static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
806 struct irq_info *info;
810 struct irq_router *r = &pirq_router;
811 struct pci_dev *dev2 = NULL;
815 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
817 DBG(KERN_DEBUG " -> no interrupt pin\n");
822 /* Find IRQ routing entry */
827 DBG(KERN_DEBUG "IRQ for %s[%c]", pci_name(dev), 'A' + pin);
828 info = pirq_get_info(dev);
830 DBG(" -> not found in routing table\n" KERN_DEBUG);
833 pirq = info->irq[pin].link;
834 mask = info->irq[pin].bitmap;
836 DBG(" -> not routed\n" KERN_DEBUG);
839 DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
840 mask &= pcibios_irq_mask;
842 /* Work around broken HP Pavilion Notebooks which assign USB to
843 IRQ 9 even though it is actually wired to IRQ 11 */
845 if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
847 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
848 r->set(pirq_router_dev, dev, pirq, 11);
851 /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
852 if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
855 dev->irq = r->get(pirq_router_dev, dev, pirq);
856 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
860 * Find the best IRQ to assign: use the one
861 * reported by the device if possible.
864 if (newirq && !((1 << newirq) & mask)) {
865 if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
866 else printk("\n" KERN_WARNING
867 "PCI: IRQ %i for device %s doesn't match PIRQ mask "
868 "- try pci=usepirqmask\n" KERN_DEBUG, newirq,
871 if (!newirq && assign) {
872 for (i = 0; i < 16; i++) {
873 if (!(mask & (1 << i)))
875 if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, IRQF_SHARED))
879 DBG(" -> newirq=%d", newirq);
881 /* Check if it is hardcoded */
882 if ((pirq & 0xf0) == 0xf0) {
884 DBG(" -> hardcoded IRQ %d\n", irq);
886 } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
887 ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
888 DBG(" -> got IRQ %d\n", irq);
890 eisa_set_level_irq(irq);
891 } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
892 DBG(" -> assigning IRQ %d", newirq);
893 if (r->set(pirq_router_dev, dev, pirq, newirq)) {
894 eisa_set_level_irq(newirq);
902 DBG(" ... failed\n");
903 if (newirq && mask == (1 << newirq)) {
909 printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
911 /* Update IRQ for all devices with the same pirq value */
912 while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
913 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
917 info = pirq_get_info(dev2);
920 if (info->irq[pin].link == pirq) {
921 /* We refuse to override the dev->irq information. Give a warning! */
922 if ( dev2->irq && dev2->irq != irq && \
923 (!(pci_probe & PCI_USE_PIRQ_MASK) || \
924 ((1 << dev2->irq) & mask)) ) {
925 #ifndef CONFIG_PCI_MSI
926 printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
927 pci_name(dev2), dev2->irq, irq);
934 printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
940 static void __init pcibios_fixup_irqs(void)
942 struct pci_dev *dev = NULL;
945 DBG(KERN_DEBUG "PCI: IRQ fixup\n");
946 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
948 * If the BIOS has set an out of range IRQ number, just ignore it.
949 * Also keep track of which IRQ's are already in use.
951 if (dev->irq >= 16) {
952 DBG(KERN_DEBUG "%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
955 /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
956 if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
957 pirq_penalty[dev->irq] = 0;
958 pirq_penalty[dev->irq]++;
962 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
963 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
964 #ifdef CONFIG_X86_IO_APIC
966 * Recalculate IRQ numbers if we use the I/O APIC.
968 if (io_apic_assign_pci_irqs)
973 pin--; /* interrupt pins are numbered starting from 1 */
974 irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
976 * Busses behind bridges are typically not listed in the MP-table.
977 * In this case we have to look up the IRQ based on the parent bus,
978 * parent slot, and pin number. The SMP code detects such bridged
979 * busses itself so we should get into this branch reliably.
981 if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
982 struct pci_dev * bridge = dev->bus->self;
984 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
985 irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
986 PCI_SLOT(bridge->devfn), pin);
988 printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
989 pci_name(bridge), 'A' + pin, irq);
992 printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
993 pci_name(dev), 'A' + pin, irq);
1000 * Still no IRQ? Try to lookup one...
1002 if (pin && !dev->irq)
1003 pcibios_lookup_irq(dev, 0);
1008 * Work around broken HP Pavilion Notebooks which assign USB to
1009 * IRQ 9 even though it is actually wired to IRQ 11
1011 static int __init fix_broken_hp_bios_irq9(struct dmi_system_id *d)
1013 if (!broken_hp_bios_irq9) {
1014 broken_hp_bios_irq9 = 1;
1015 printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
1021 * Work around broken Acer TravelMate 360 Notebooks which assign
1022 * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
1024 static int __init fix_acer_tm360_irqrouting(struct dmi_system_id *d)
1026 if (!acer_tm360_irqrouting) {
1027 acer_tm360_irqrouting = 1;
1028 printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
1033 static struct dmi_system_id __initdata pciirq_dmi_table[] = {
1035 .callback = fix_broken_hp_bios_irq9,
1036 .ident = "HP Pavilion N5400 Series Laptop",
1038 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1039 DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
1040 DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
1041 DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
1045 .callback = fix_acer_tm360_irqrouting,
1046 .ident = "Acer TravelMate 36x Laptop",
1048 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1049 DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
1055 static int __init pcibios_irq_init(void)
1057 DBG(KERN_DEBUG "PCI: IRQ init\n");
1059 if (pcibios_enable_irq || raw_pci_ops == NULL)
1062 dmi_check_system(pciirq_dmi_table);
1064 pirq_table = pirq_find_routing_table();
1066 #ifdef CONFIG_PCI_BIOS
1067 if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
1068 pirq_table = pcibios_get_irq_routing_table();
1072 pirq_find_router(&pirq_router);
1073 if (pirq_table->exclusive_irqs) {
1075 for (i=0; i<16; i++)
1076 if (!(pirq_table->exclusive_irqs & (1 << i)))
1077 pirq_penalty[i] += 100;
1079 /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
1080 if (io_apic_assign_pci_irqs)
1084 pcibios_enable_irq = pirq_enable_irq;
1086 pcibios_fixup_irqs();
1090 subsys_initcall(pcibios_irq_init);
1093 static void pirq_penalize_isa_irq(int irq, int active)
1096 * If any ISAPnP device reports an IRQ in its list of possible
1097 * IRQ's, we try to avoid assigning it to PCI devices.
1101 pirq_penalty[irq] += 1000;
1103 pirq_penalty[irq] += 100;
1107 void pcibios_penalize_isa_irq(int irq, int active)
1111 acpi_penalize_isa_irq(irq, active);
1114 pirq_penalize_isa_irq(irq, active);
1117 static int pirq_enable_irq(struct pci_dev *dev)
1120 struct pci_dev *temp_dev;
1122 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1123 if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
1126 pin--; /* interrupt pins are numbered starting from 1 */
1128 if (io_apic_assign_pci_irqs) {
1131 irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
1133 * Busses behind bridges are typically not listed in the MP-table.
1134 * In this case we have to look up the IRQ based on the parent bus,
1135 * parent slot, and pin number. The SMP code detects such bridged
1136 * busses itself so we should get into this branch reliably.
1139 while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
1140 struct pci_dev * bridge = dev->bus->self;
1142 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1143 irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
1144 PCI_SLOT(bridge->devfn), pin);
1146 printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
1147 pci_name(bridge), 'A' + pin, irq);
1152 printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
1153 pci_name(dev), 'A' + pin, irq);
1157 msg = " Probably buggy MP table.";
1158 } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
1161 msg = " Please try using pci=biosirq.";
1163 /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
1164 if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
1167 printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
1168 'A' + pin, pci_name(dev), msg);