2 * This file contains miscellaneous low-level functions.
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5 * Largely rewritten by Cort Dougan (cort@cs.nmt.edu)
9 * Copyright (C) 2002-2003 Eric Biederman <ebiederm@xmission.com>
10 * GameCube/ppc32 port Copyright (C) 2004 Albert Herranz
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation; either version
15 * 2 of the License, or (at your option) any later version.
19 #include <linux/sys.h>
20 #include <asm/unistd.h>
21 #include <asm/errno.h>
24 #include <asm/cache.h>
25 #include <asm/cputable.h>
27 #include <asm/ppc_asm.h>
28 #include <asm/thread_info.h>
29 #include <asm/asm-offsets.h>
30 #include <asm/processor.h>
31 #include <asm/kexec.h>
36 * This returns the high 64 bits of the product of two 64-bit numbers.
48 1: beqlr cr1 /* all done if high part of A is 0 */
63 * sub_reloc_offset(x) returns x - reloc_offset().
65 _GLOBAL(sub_reloc_offset)
77 * reloc_got2 runs through the .got2 section adding an offset
82 lis r7,__got2_start@ha
83 addi r7,r7,__got2_start@l
85 addi r8,r8,__got2_end@l
105 * call_setup_cpu - call the setup_cpu function for this cpu
106 * r3 = data offset, r24 = cpu number
108 * Setup function is called with:
110 * r4 = ptr to CPU spec (relocated)
112 _GLOBAL(call_setup_cpu)
113 addis r4,r3,cur_cpu_spec@ha
114 addi r4,r4,cur_cpu_spec@l
117 lwz r5,CPU_SPEC_SETUP(r4)
124 #if defined(CONFIG_CPU_FREQ_PMAC) && defined(CONFIG_6xx)
126 /* This gets called by via-pmu.c to switch the PLL selection
127 * on 750fx CPU. This function should really be moved to some
128 * other place (as most of the cpufreq code in via-pmu
130 _GLOBAL(low_choose_750fx_pll)
136 /* If switching to PLL1, disable HID0:BTIC */
147 /* Calc new HID1 value */
148 mfspr r4,SPRN_HID1 /* Build a HID1:PS bit from parameter */
149 rlwinm r5,r3,16,15,15 /* Clear out HID1:PS from value read */
150 rlwinm r4,r4,0,16,14 /* Could have I used rlwimi here ? */
154 /* Store new HID1 image */
158 addis r6,r6,nap_save_hid1@ha
159 stw r4,nap_save_hid1@l(r6)
161 /* If switching to PLL0, enable HID0:BTIC */
176 _GLOBAL(low_choose_7447a_dfs)
182 /* Calc new HID1 value */
184 insrwi r4,r3,1,9 /* insert parameter into bit 9 */
194 #endif /* CONFIG_CPU_FREQ_PMAC && CONFIG_6xx */
197 * complement mask on the msr then "or" some values on.
198 * _nmask_and_or_msr(nmask, value_to_or)
200 _GLOBAL(_nmask_and_or_msr)
201 mfmsr r0 /* Get current msr */
202 andc r0,r0,r3 /* And off the bits set in r3 (first parm) */
203 or r0,r0,r4 /* Or on the bits in r4 (second parm) */
204 SYNC /* Some chip revs have problems here... */
205 mtmsr r0 /* Update machine state */
212 * Do an IO access in real mode
230 * Do an IO access in real mode
247 #endif /* CONFIG_40x */
253 #if defined(CONFIG_40x)
254 sync /* Flush to memory before changing mapping */
256 isync /* Flush shadow TLB */
257 #elif defined(CONFIG_44x)
261 /* Load high watermark */
262 lis r4,tlb_44x_hwater@ha
263 lwz r5,tlb_44x_hwater@l(r4)
265 1: tlbwe r3,r3,PPC44x_TLB_PAGEID
271 #elif defined(CONFIG_FSL_BOOKE)
272 /* Invalidate all entries in TLB0 */
275 /* Invalidate all entries in TLB1 */
278 /* Invalidate all entries in TLB2 */
281 /* Invalidate all entries in TLB3 */
287 #endif /* CONFIG_SMP */
288 #else /* !(CONFIG_40x || CONFIG_44x || CONFIG_FSL_BOOKE) */
289 #if defined(CONFIG_SMP)
295 rlwinm r0,r10,0,17,15 /* clear bit 16 (MSR_EE) */
296 rlwinm r0,r0,0,28,26 /* clear DR */
300 lis r9,mmu_hash_lock@h
301 ori r9,r9,mmu_hash_lock@l
313 stw r0,0(r9) /* clear mmu_hash_lock */
317 #else /* CONFIG_SMP */
321 #endif /* CONFIG_SMP */
322 #endif /* ! defined(CONFIG_40x) */
326 * Flush MMU TLB for a particular address
329 #if defined(CONFIG_40x)
330 /* We run the search with interrupts disabled because we have to change
331 * the PID and I don't want to preempt when that happens.
342 /* There are only 64 TLB entries, so r3 < 64, which means bit 25 is clear.
343 * Since 25 is the V bit in the TLB_TAG, loading this value will invalidate
345 tlbwe r3, r3, TLB_TAG
349 #elif defined(CONFIG_44x)
351 rlwimi r5,r4,0,24,31 /* Set TID */
353 /* We have to run the search with interrupts disabled, even critical
354 * and debug interrupts (in fact the only critical exceptions we have
355 * are debug and machine check). Otherwise an interrupt which causes
356 * a TLB miss can clobber the MMUCR between the mtspr and the tlbsx. */
358 lis r6,(MSR_EE|MSR_CE|MSR_ME|MSR_DE)@ha
359 addi r6,r6,(MSR_EE|MSR_CE|MSR_ME|MSR_DE)@l
367 /* There are only 64 TLB entries, so r3 < 64,
368 * which means bit 22, is clear. Since 22 is
369 * the V bit in the TLB_PAGEID, loading this
370 * value will invalidate the TLB entry.
372 tlbwe r3, r3, PPC44x_TLB_PAGEID
375 #elif defined(CONFIG_FSL_BOOKE)
376 rlwinm r4, r3, 0, 0, 19
377 ori r5, r4, 0x08 /* TLBSEL = 1 */
378 ori r6, r4, 0x10 /* TLBSEL = 2 */
379 ori r7, r4, 0x18 /* TLBSEL = 3 */
385 #if defined(CONFIG_SMP)
387 #endif /* CONFIG_SMP */
388 #else /* !(CONFIG_40x || CONFIG_44x || CONFIG_FSL_BOOKE) */
389 #if defined(CONFIG_SMP)
395 rlwinm r0,r10,0,17,15 /* clear bit 16 (MSR_EE) */
396 rlwinm r0,r0,0,28,26 /* clear DR */
400 lis r9,mmu_hash_lock@h
401 ori r9,r9,mmu_hash_lock@l
413 stw r0,0(r9) /* clear mmu_hash_lock */
417 #else /* CONFIG_SMP */
420 #endif /* CONFIG_SMP */
421 #endif /* ! CONFIG_40x */
425 * Flush instruction cache.
426 * This is a no-op on the 601.
428 _GLOBAL(flush_instruction_cache)
429 #if defined(CONFIG_8xx)
432 mtspr SPRN_IC_CST, r5
433 #elif defined(CONFIG_4xx)
445 #elif CONFIG_FSL_BOOKE
448 ori r3,r3,L1CSR0_CFI|L1CSR0_CLFC
449 /* msync; isync recommended here */
453 END_FTR_SECTION_IFSET(CPU_FTR_UNIFIED_ID_CACHE)
455 ori r3,r3,L1CSR1_ICFI|L1CSR1_ICLFR
459 rlwinm r3,r3,16,16,31
461 beqlr /* for 601, do nothing */
462 /* 603/604 processor - use invalidate-all bit in HID0 */
466 #endif /* CONFIG_8xx/4xx */
471 * Write any modified data cache blocks out to memory
472 * and invalidate the corresponding instruction cache blocks.
473 * This is a no-op on the 601.
475 * flush_icache_range(unsigned long start, unsigned long stop)
477 _GLOBAL(__flush_icache_range)
479 blr /* for 601, do nothing */
480 END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
481 li r5,L1_CACHE_BYTES-1
485 srwi. r4,r4,L1_CACHE_SHIFT
490 addi r3,r3,L1_CACHE_BYTES
492 sync /* wait for dcbst's to get to ram */
495 addi r6,r6,L1_CACHE_BYTES
497 sync /* additional sync needed on g4 */
501 * Write any modified data cache blocks out to memory.
502 * Does not invalidate the corresponding cache lines (especially for
503 * any corresponding instruction cache).
505 * clean_dcache_range(unsigned long start, unsigned long stop)
507 _GLOBAL(clean_dcache_range)
508 li r5,L1_CACHE_BYTES-1
512 srwi. r4,r4,L1_CACHE_SHIFT
517 addi r3,r3,L1_CACHE_BYTES
519 sync /* wait for dcbst's to get to ram */
523 * Write any modified data cache blocks out to memory and invalidate them.
524 * Does not invalidate the corresponding instruction cache blocks.
526 * flush_dcache_range(unsigned long start, unsigned long stop)
528 _GLOBAL(flush_dcache_range)
529 li r5,L1_CACHE_BYTES-1
533 srwi. r4,r4,L1_CACHE_SHIFT
538 addi r3,r3,L1_CACHE_BYTES
540 sync /* wait for dcbst's to get to ram */
544 * Like above, but invalidate the D-cache. This is used by the 8xx
545 * to invalidate the cache so the PPC core doesn't get stale data
546 * from the CPM (no cache snooping here :-).
548 * invalidate_dcache_range(unsigned long start, unsigned long stop)
550 _GLOBAL(invalidate_dcache_range)
551 li r5,L1_CACHE_BYTES-1
555 srwi. r4,r4,L1_CACHE_SHIFT
560 addi r3,r3,L1_CACHE_BYTES
562 sync /* wait for dcbi's to get to ram */
566 * Flush a particular page from the data cache to RAM.
567 * Note: this is necessary because the instruction cache does *not*
568 * snoop from the data cache.
569 * This is a no-op on the 601 which has a unified cache.
571 * void __flush_dcache_icache(void *page)
573 _GLOBAL(__flush_dcache_icache)
576 END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
577 rlwinm r3,r3,0,0,19 /* Get page base address */
578 li r4,4096/L1_CACHE_BYTES /* Number of lines in a page */
581 0: dcbst 0,r3 /* Write line to ram */
582 addi r3,r3,L1_CACHE_BYTES
586 /* We don't flush the icache on 44x. Those have a virtual icache
587 * and we don't have access to the virtual address here (it's
588 * not the page vaddr but where it's mapped in user space). The
589 * flushing of the icache on these is handled elsewhere, when
590 * a change in the address space occurs, before returning to
595 addi r6,r6,L1_CACHE_BYTES
599 #endif /* CONFIG_44x */
603 * Flush a particular page from the data cache to RAM, identified
604 * by its physical address. We turn off the MMU so we can just use
605 * the physical address (this may be a highmem page without a kernel
608 * void __flush_dcache_icache_phys(unsigned long physaddr)
610 _GLOBAL(__flush_dcache_icache_phys)
612 blr /* for 601, do nothing */
613 END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
615 rlwinm r0,r10,0,28,26 /* clear DR */
618 rlwinm r3,r3,0,0,19 /* Get page base address */
619 li r4,4096/L1_CACHE_BYTES /* Number of lines in a page */
622 0: dcbst 0,r3 /* Write line to ram */
623 addi r3,r3,L1_CACHE_BYTES
628 addi r6,r6,L1_CACHE_BYTES
631 mtmsr r10 /* restore DR */
636 * Clear pages using the dcbz instruction, which doesn't cause any
637 * memory traffic (except to write out any cache lines which get
638 * displaced). This only works on cacheable memory.
640 * void clear_pages(void *page, int order) ;
643 li r0,4096/L1_CACHE_BYTES
655 addi r3,r3,L1_CACHE_BYTES
660 * Copy a whole page. We use the dcbz instruction on the destination
661 * to reduce memory traffic (it eliminates the unnecessary reads of
662 * the destination into cache). This requires that the destination
665 #define COPY_16_BYTES \
680 /* don't use prefetch on 8xx */
681 li r0,4096/L1_CACHE_BYTES
687 #else /* not 8xx, we can prefetch */
690 #if MAX_COPY_PREFETCH > 1
691 li r0,MAX_COPY_PREFETCH
695 addi r11,r11,L1_CACHE_BYTES
697 #else /* MAX_COPY_PREFETCH == 1 */
699 li r11,L1_CACHE_BYTES+4
700 #endif /* MAX_COPY_PREFETCH */
701 li r0,4096/L1_CACHE_BYTES - MAX_COPY_PREFETCH
709 #if L1_CACHE_BYTES >= 32
711 #if L1_CACHE_BYTES >= 64
714 #if L1_CACHE_BYTES >= 128
724 crnot 4*cr0+eq,4*cr0+eq
725 li r0,MAX_COPY_PREFETCH
728 #endif /* CONFIG_8xx */
731 * void atomic_clear_mask(atomic_t mask, atomic_t *addr)
732 * void atomic_set_mask(atomic_t mask, atomic_t *addr);
734 _GLOBAL(atomic_clear_mask)
741 _GLOBAL(atomic_set_mask)
750 * Extended precision shifts.
752 * Updated to be valid for shift counts from 0 to 63 inclusive.
755 * R3/R4 has 64 bit value
759 * ashrdi3: arithmetic right shift (sign propagation)
760 * lshrdi3: logical right shift
761 * ashldi3: left shift
765 srw r4,r4,r5 # LSW = count > 31 ? 0 : LSW >> count
766 addi r7,r5,32 # could be xori, or addi with -32
767 slw r6,r3,r6 # t1 = count > 31 ? 0 : MSW << (32-count)
768 rlwinm r8,r7,0,32 # t3 = (count < 32) ? 32 : 0
769 sraw r7,r3,r7 # t2 = MSW >> (count-32)
770 or r4,r4,r6 # LSW |= t1
771 slw r7,r7,r8 # t2 = (count < 32) ? 0 : t2
772 sraw r3,r3,r5 # MSW = MSW >> count
773 or r4,r4,r7 # LSW |= t2
778 slw r3,r3,r5 # MSW = count > 31 ? 0 : MSW << count
779 addi r7,r5,32 # could be xori, or addi with -32
780 srw r6,r4,r6 # t1 = count > 31 ? 0 : LSW >> (32-count)
781 slw r7,r4,r7 # t2 = count < 32 ? 0 : LSW << (count-32)
782 or r3,r3,r6 # MSW |= t1
783 slw r4,r4,r5 # LSW = LSW << count
784 or r3,r3,r7 # MSW |= t2
789 srw r4,r4,r5 # LSW = count > 31 ? 0 : LSW >> count
790 addi r7,r5,32 # could be xori, or addi with -32
791 slw r6,r3,r6 # t1 = count > 31 ? 0 : MSW << (32-count)
792 srw r7,r3,r7 # t2 = count < 32 ? 0 : MSW >> (count-32)
793 or r4,r4,r6 # LSW |= t1
794 srw r3,r3,r5 # MSW = MSW >> count
795 or r4,r4,r7 # LSW |= t2
805 * Create a kernel thread
806 * kernel_thread(fn, arg, flags)
808 _GLOBAL(kernel_thread)
812 mr r30,r3 /* function */
813 mr r31,r4 /* argument */
814 ori r3,r5,CLONE_VM /* flags */
815 oris r3,r3,CLONE_UNTRACED>>16
816 li r4,0 /* new sp (unused) */
819 cmpwi 0,r3,0 /* parent or child? */
820 bne 1f /* return if parent */
821 li r0,0 /* make top-level stack frame */
823 mtlr r30 /* fn addr in lr */
824 mr r3,r31 /* load arg and call fn */
827 li r0,__NR_exit /* exit if function returns */
836 * This routine is just here to keep GCC happy - sigh...
843 * Must be relocatable PIC code callable as a C function.
845 .globl relocate_new_kernel
848 /* r4 = reboot_code_buffer */
849 /* r5 = start_address */
854 * Set Machine Status Register to a known status,
855 * switch the MMU off and jump to 1: in a single step.
859 ori r8, r8, MSR_RI|MSR_ME
861 addi r8, r4, 1f - relocate_new_kernel
867 /* from this point address translation is turned off */
868 /* and interrupts are disabled */
870 /* set a new stack at the bottom of our page... */
871 /* (not really needed now) */
872 addi r1, r4, KEXEC_CONTROL_CODE_SIZE - 8 /* for LR Save+Back Chain */
876 li r6, 0 /* checksum */
880 0: /* top, read another word for the indirection page */
884 /* is it a destination page? (r8) */
885 rlwinm. r7, r0, 0, 31, 31 /* IND_DESTINATION (1<<0) */
888 rlwinm r8, r0, 0, 0, 19 /* clear kexec flags, page align */
891 2: /* is it an indirection page? (r3) */
892 rlwinm. r7, r0, 0, 30, 30 /* IND_INDIRECTION (1<<1) */
895 rlwinm r3, r0, 0, 0, 19 /* clear kexec flags, page align */
899 2: /* are we done? */
900 rlwinm. r7, r0, 0, 29, 29 /* IND_DONE (1<<2) */
904 2: /* is it a source page? (r9) */
905 rlwinm. r7, r0, 0, 28, 28 /* IND_SOURCE (1<<3) */
908 rlwinm r9, r0, 0, 0, 19 /* clear kexec flags, page align */
915 lwzu r0, 4(r9) /* do the copy */
929 /* To be certain of avoiding problems with self-modifying code
930 * execute a serializing instruction here.
935 /* jump to the entry point, usually the setup routine */
941 relocate_new_kernel_end:
943 .globl relocate_new_kernel_size
944 relocate_new_kernel_size:
945 .long relocate_new_kernel_end - relocate_new_kernel