1 /* $Id: irq.c,v 1.4 2005/01/04 12:22:28 starvik Exp $
3 * linux/arch/cris/kernel/irq.c
5 * Copyright (c) 2000-2002 Axis Communications AB
7 * Authors: Bjorn Wesen (bjornw@axis.com)
9 * This file contains the interrupt vectors and some
15 #include <asm/current.h>
16 #include <linux/irq.h>
17 #include <linux/interrupt.h>
18 #include <linux/kernel.h>
19 #include <linux/init.h>
22 extern void kgdb_init(void);
23 extern void breakpoint(void);
25 #define mask_irq(irq_nr) (*R_VECT_MASK_CLR = 1 << (irq_nr));
26 #define unmask_irq(irq_nr) (*R_VECT_MASK_SET = 1 << (irq_nr));
28 /* don't use set_int_vector, it bypasses the linux interrupt handlers. it is
29 * global just so that the kernel gdb can use it.
33 set_int_vector(int n, irqvectptr addr)
35 etrax_irv->v[n + 0x20] = (irqvectptr)addr;
38 /* the breakpoint vector is obviously not made just like the normal irq handlers
39 * but needs to contain _code_ to jump to addr.
41 * the BREAK n instruction jumps to IBR + n * 8
45 set_break_vector(int n, irqvectptr addr)
47 unsigned short *jinstr = (unsigned short *)&etrax_irv->v[n*2];
48 unsigned long *jaddr = (unsigned long *)(jinstr + 1);
50 /* if you don't know what this does, do not touch it! */
53 *jaddr = (unsigned long)addr;
55 /* 00000026 <clrlop+1a> 3f0d82000000 jump 0x82 */
59 * This builds up the IRQ handler stubs using some ugly macros in irq.h
61 * These macros create the low-level assembly IRQ routines that do all
62 * the operations that are needed. They are also written to be fast - and to
63 * disable interrupts as little as humanly possible.
67 /* IRQ0 and 1 are special traps */
68 void hwbreakpoint(void);
69 void IRQ1_interrupt(void);
70 BUILD_TIMER_IRQ(2, 0x04) /* the timer interrupt is somewhat special */
82 void mmu_bus_fault(void); /* IRQ 14 is the bus fault interrupt */
83 void multiple_interrupt(void); /* IRQ 15 is the multiple IRQ interrupt */
84 BUILD_IRQ(16, 0x10000 | 0x20000) /* ethernet tx interrupt needs to block rx */
85 BUILD_IRQ(17, 0x20000 | 0x10000) /* ...and vice versa */
86 BUILD_IRQ(18, 0x40000)
87 BUILD_IRQ(19, 0x80000)
88 BUILD_IRQ(20, 0x100000)
89 BUILD_IRQ(21, 0x200000)
90 BUILD_IRQ(22, 0x400000)
91 BUILD_IRQ(23, 0x800000)
92 BUILD_IRQ(24, 0x1000000)
93 BUILD_IRQ(25, 0x2000000)
94 /* IRQ 26-30 are reserved */
95 BUILD_IRQ(31, 0x80000000)
98 * Pointers to the low-level handlers
101 static void (*interrupt[NR_IRQS])(void) = {
102 NULL, NULL, IRQ2_interrupt, IRQ3_interrupt,
103 IRQ4_interrupt, IRQ5_interrupt, IRQ6_interrupt, IRQ7_interrupt,
104 IRQ8_interrupt, IRQ9_interrupt, IRQ10_interrupt, IRQ11_interrupt,
105 IRQ12_interrupt, IRQ13_interrupt, NULL, NULL,
106 IRQ16_interrupt, IRQ17_interrupt, IRQ18_interrupt, IRQ19_interrupt,
107 IRQ20_interrupt, IRQ21_interrupt, IRQ22_interrupt, IRQ23_interrupt,
108 IRQ24_interrupt, IRQ25_interrupt, NULL, NULL, NULL, NULL, NULL,
112 static void enable_crisv10_irq(unsigned int irq);
114 static unsigned int startup_crisv10_irq(unsigned int irq)
116 enable_crisv10_irq(irq);
120 #define shutdown_crisv10_irq disable_crisv10_irq
122 static void enable_crisv10_irq(unsigned int irq)
127 static void disable_crisv10_irq(unsigned int irq)
132 static void ack_crisv10_irq(unsigned int irq)
136 static void end_crisv10_irq(unsigned int irq)
140 static struct hw_interrupt_type crisv10_irq_type = {
141 .typename = "CRISv10",
142 .startup = startup_crisv10_irq,
143 .shutdown = shutdown_crisv10_irq,
144 .enable = enable_crisv10_irq,
145 .disable = disable_crisv10_irq,
146 .ack = ack_crisv10_irq,
147 .end = end_crisv10_irq,
151 void weird_irq(void);
152 void system_call(void); /* from entry.S */
153 void do_sigtrap(void); /* from entry.S */
154 void gdb_handle_breakpoint(void); /* from entry.S */
156 extern void do_IRQ(int irq, struct pt_regs * regs);
158 /* Handle multiple IRQs */
159 void do_multiple_IRQ(struct pt_regs* regs)
164 unsigned ethmask = 0;
166 /* Get interrupts to mask and handle */
167 mask = masked = *R_VECT_MASK_RD;
169 /* Never mask timer IRQ */
170 mask &= ~(IO_MASK(R_VECT_MASK_RD, timer0));
173 * If either ethernet interrupt (rx or tx) is active then block
174 * the other one too. Unblock afterwards also.
177 (IO_STATE(R_VECT_MASK_RD, dma0, active) |
178 IO_STATE(R_VECT_MASK_RD, dma1, active))) {
179 ethmask = (IO_MASK(R_VECT_MASK_RD, dma0) |
180 IO_MASK(R_VECT_MASK_RD, dma1));
184 *R_VECT_MASK_CLR = (mask | ethmask);
186 /* An extra irq_enter here to prevent softIRQs to run after
187 * each do_IRQ. This will decrease the interrupt latency.
191 /* Handle all IRQs */
192 for (bit = 2; bit < 32; bit++) {
193 if (masked & (1 << bit)) {
198 /* This irq_exit() will trigger the soft IRQs. */
201 /* Unblock the IRQs again */
202 *R_VECT_MASK_SET = (masked | ethmask);
205 /* init_IRQ() is called by start_kernel and is responsible for fixing IRQ masks and
206 setting the irq vector table.
214 /* clear all interrupt masks */
216 #ifndef CONFIG_SVINTO_SIM
217 *R_IRQ_MASK0_CLR = 0xffffffff;
218 *R_IRQ_MASK1_CLR = 0xffffffff;
219 *R_IRQ_MASK2_CLR = 0xffffffff;
222 *R_VECT_MASK_CLR = 0xffffffff;
224 for (i = 0; i < 256; i++)
225 etrax_irv->v[i] = weird_irq;
227 /* Initialize IRQ handler descriptors. */
228 for(i = 2; i < NR_IRQS; i++) {
229 irq_desc[i].chip = &crisv10_irq_type;
230 set_int_vector(i, interrupt[i]);
233 /* the entries in the break vector contain actual code to be
234 executed by the associated break handler, rather than just a jump
235 address. therefore we need to setup a default breakpoint handler
236 for all breakpoints */
238 for (i = 0; i < 16; i++)
239 set_break_vector(i, do_sigtrap);
241 /* except IRQ 15 which is the multiple-IRQ handler on Etrax100 */
243 set_int_vector(15, multiple_interrupt);
245 /* 0 and 1 which are special breakpoint/NMI traps */
247 set_int_vector(0, hwbreakpoint);
248 set_int_vector(1, IRQ1_interrupt);
250 /* and irq 14 which is the mmu bus fault handler */
252 set_int_vector(14, mmu_bus_fault);
254 /* setup the system-call trap, which is reached by BREAK 13 */
256 set_break_vector(13, system_call);
258 /* setup a breakpoint handler for debugging used for both user and
259 kernel mode debugging (which is why it is not inside an ifdef
260 CONFIG_ETRAX_KGDB) */
261 set_break_vector(8, gdb_handle_breakpoint);
263 #ifdef CONFIG_ETRAX_KGDB
264 /* setup kgdb if its enabled, and break into the debugger */